Loading [MathJax]/extensions/MathZoom.js
Worst-Case Estimation for Data-Dependent Timing Jitter and Amplitude Noise in High-Speed Differential Link | IEEE Journals & Magazine | IEEE Xplore

Worst-Case Estimation for Data-Dependent Timing Jitter and Amplitude Noise in High-Speed Differential Link


Abstract:

Differential signaling has been widely used in high-speed interconnects. Signal integrity issues, such as inter-symbol interference (ISI) and crosstalk between the differ...Show More

Abstract:

Differential signaling has been widely used in high-speed interconnects. Signal integrity issues, such as inter-symbol interference (ISI) and crosstalk between the differential pair, however, still cause significant timing jitter and amplitude noise and heavily limit the performance of the differential link. The pre-emphasis filter is commonly used to reduce ISI but may potentially change the crosstalk behavior. In this paper, we first propose formula-based jitter and noise models considering the combined effect of ISI, crosstalk, and pre-emphasis filter. With the same set of input patterns, experiment shows our models achieve within 5% difference compared with SPICE simulation. By utilizing these formula-based models, we then develop algorithms to directly find out the input patterns for worst-case jitter and worst-case amplitude noise through pseudo-Boolean optimization (PBO) and mathematical programming. In addition, a heuristic algorithm is proposed to further reduce runtime. Experiments show our algorithms obtain more reliable worst-case jitter and noise compared with pseudorandom bit sequences simulation and, meanwhile, reduce runtime by 25× when using a general PBO solver and by 150× when using our proposed heuristic algorithm.
Page(s): 89 - 97
Date of Publication: 13 December 2010

ISSN Information:

References is not available for this document.

I. Introduction

Differential signaling has been widely used in high-speed I/O interconnect standards like PCI-Express and Serial ATA. It has several advantages, such as a high transmission rate due to low signal swing, little electromagnetic interference (EMI), and common-mode noise immunity. Considerable signal integrity issues, however, still limit the link performance and become bottlenecks during system integration. Such issues include resistive losses, reflections, inductive ringing and crosstalk between differential pairs [2], [3].

Select All
1.
W. Yao, Y. Shi, L. He and S. Pamarti, "Worstcase timing jitter and amplitude noise in differential signaling", Proc. Int. Symp. Quality Electron. Design (ISQED), 2009-Mar.-1619.
2.
V. Stojanovic and M. Horowitz, "Modeling and analysis of high-speedlinks", Proc. IEEE Custom Integr. Circuits Conf., pp. 589-594, 2003-Sep.
3.
J. Buckwalter and A. Hajimiri, "Crosstalk-induced jitter equalization", Proc. IEEE Custom Integr. Circuits Conf., pp. 409-412, 2005-Sep.
4.
S. Haykin, Communication Systems, New York:Wiley, 2000.
5.
G. Breed, "Analyzing signals using theeye diagram", High Frequency Electron., pp. 50-53, Nov. 2005.
6.
A. Kuo, R. Rosales, T. Farahmand, S. Tabatabaei and A. Ivanov, "Crosstalk bounded uncorrelatedjitter (buj) for high-speed interconnects", IEEE Trans. Instrum. Meas., vol. 54, no. 4, pp. 1800-1810, Oct. 2005.
7.
M. Li, S. Wang, Y. Tao and T. Kwasniewski, "Firfilter optimisation as pre-emphasis of high-speed backplane data transmission", Electron. Lett., vol. 40, pp. 912-913, Jul. 2004.
8.
Y. Tao, W. Bereza, R. Patel, S. Shumarayev and T. Kwasniewski, "A signal integrity-based link performancesimulation platform", Proc. IEEE Custom Integr. Circuits Conf., pp. 725-728, 2005-Sep.
9.
J. Kim, J. Lee, E. Song, J. Jo and J. Kim, "Compensationof undesired channel effects by frequency domain optimization of pre-emphasisfilter for over gbps signaling", Proc. IEEE Int. Symp. Electromagn. Compatibil., vol. 3, pp. 721-726, 2006-Aug.
10.
M. Hashimoto, J. Siriporn, A. Tsuchiya, H. Zhu and C.-K. Cheng, "Analytical eye-diagram model for on-chipdistortionless transmission lines and its application to design space exploration", Proc. IEEE Custom Integr. Circuits Conf., pp. 869-872, 2007-Sep.
11.
V. Popescu, B. Kirei, M. Topa and C. Munteanu, "Analysis of lossless differential microstrip line", Proc. 30th Int. Electron. Technol. Spring Seminar, pp. 551-554, May 2007.
12.
J. Buckwalter, B. Analui and A. Hajimiri, "Data-dependent jitter and crosstalk-inducedbounded uncorrelated jitter in copper interconnects", IEEE MTT-S Int. Microw. Symp. Dig., vol. 3, pp. 1627-1630, 2004-Jun.
13.
J. Buckwalter and B. Analui, "Predicting data-dependent jitter", IEEE Trans. Circuits Syst. II Exp. Briefs, vol. 51, no. 9, pp. 453-457, Sep. 2004.
14.
N. Ou, T. Farahmand, A. Kuo, S. Tabatabaei and A. Ivanov, "Jitter models for the design and test ofgbps-speed serial interconnects", IEEE Design Test Comput., vol. 21, pp. 302-313, Jul.-Aug. 2004.
15.
R. Shi, W. Yu, Y. Zhu, C.-K. Cheng and E. Kuh, "Efficient and accurate eye diagram prediction for high speedsignaling", Proc. IEEE/ACM Int. Conf. Comput.-Aided Des., pp. 655-661, 2008-Nov.
16.
H. Ymeri, B. Nauwelaers, K. Maex and D. D. Roest, "Broadband impedance parameters of symmetriccoupled coplanar CMOS interconnects", Electrotechn. Rev., 2003.
17.
C. R. Paul, Introduction to Electromagnetic Compatibility, New York:Wiley Interscience, 2006.
18.
R. Achar and M. Nakhla, "Simulation of high-speed interconnects", Proceedings of the IEEE, vol. 89, pp. 693-728, May 2001.
19.
T. Tang and M. Nakhla, "Analysis of high-speed vlsiinterconnects using the asymptotic waveform evaluation technique", IEEE Trans. Comput.-Aided Des. Integr. (CAD) Circuits Syst., vol. 11, no. 3, pp. 341-352, Mar. 1992.
20.
K. K. Kim, J. Huang, Y.-B. Kim and F. Lombardi, "On the modeling and analysis of jitter inate using matlab", Proc. 20th IEEE Int. Symp. Defect and Fault Tolerance in VLSI Syst., pp. 285-293, 2005-Oct.
21.
W. Beyene and J. Schutt-Aine, "Efficient transient simulationof high-speed interconnects characterized by sampled data", IEEE Trans. Compon. Packaging Manuf. Technol. B Adv. Packaging, vol. 21, pp. 105-114, Feb. 1998.
22.
N. Een and N. Sorensson, "Translating pseudo-Booleanconstraints into sat", JSAT, vol. 2, pp. 1-26, 2006.
23.
P. Hanumolu, G.-Y. Wei and U.-K. Moon, "Equalizers for high-speed seriallinks", Int. J. High Speed Electron. Syst., vol. 15, no. 2, pp. 429-458, 2005.
Contact IEEE to Subscribe

References

References is not available for this document.