I. Introduction
For high-speed logic applications, suppression of the power consumption is very important and thus supply voltage should be reduced at every new generation. In order to realize high performance despite a low supply voltage, gate oxide thickness has to be reduced continuously. In fact, 2.0 nm–1.5 nm SiO2 gate MOSFETs have already been demonstrated for high-end microprocessor products. Furthermore, it has been suggested that even 1.6–1.1 nm gate SiO2 could be used for 45-nm gate length MOSFETs in 100-nm technology node [1].