A Modified DPWM Method With Minimal Line Current Ripple and Zero-Sequence Circulating Current for Two Parallel Interleaved 2L-VSIs | IEEE Journals & Magazine | IEEE Xplore

A Modified DPWM Method With Minimal Line Current Ripple and Zero-Sequence Circulating Current for Two Parallel Interleaved 2L-VSIs


Abstract:

High-performance comprehensive optimization of line current ripple, zero-sequence circulating current (ZSCC), and switching losses is a challenge for parallel interleaved...Show More

Abstract:

High-performance comprehensive optimization of line current ripple, zero-sequence circulating current (ZSCC), and switching losses is a challenge for parallel interleaved inverters. This article proposes a modified discontinuous pulse width modulation (PWM) method for two parallel interleaved two-level voltage-source inverters (2L-VSIs), which are regarded as a single 3L-VSI to optimize its vector sequence. The line current ripple is the priority optimization target to guarantee the principle of the nearest three vectors is applied in each subsector. To reduce the ZSCC and switching losses, the vector combinations with smaller changing rate of ZSCC are selected, and the phase-leg carrying the highest current is clamped. The detailed design procedure of 3L-vector sequence and how to distribute to 2L-VSIs are revealed. The quantitative performance comparison between the proposed PWM method and existing ones in terms of line current ripple, ZSCC, and switching losses are made. Experimental results confirm the effectiveness of the proposed method.
Published in: IEEE Transactions on Industrial Electronics ( Volume: 69, Issue: 12, December 2022)
Page(s): 11879 - 11889
Date of Publication: 02 December 2021

ISSN Information:

Funding Agency:

References is not available for this document.

I. Introduction

Considering the capability limitation of current commercial semiconductor devices, parallel interleaved topology has been the converter of choice in the medium and high power applications due to its higher power handling, increased efficiency and reduced current ripple [1]–[3]. The topology of two parallel interleaved two-level voltage-source inverters (2L-VSIs) is shown in Fig. 1. Two inverters are usually connected with shared dc-link, thus providing a current path for zero-sequence circulating current (ZSCC). Large ZSCC will increase the stress on the semiconductor devices and cause additional system losses. Inserting the ac-side inductor such as common-mode inductor is an effective approach to suppress ZSCC peak value. However, extra passive filters will significantly increase the system volume. Therefore, many ZSCC suppression PWM methods have been proposed. Besides the issue of ZSCC, the line current ripple and switching losses are also becoming the focus of research for parallel VSIs.

Topology of two parallel interleaved 2L-VSIs.

Select All
1.
X. Zhang, W. Li, G. Wang and D. Xu, "Analysis and suppression of circulating current caused by carrier phase difference in parallel voltage source inverters with SVPWM", IEEE Trans. Power Electron., vol. 33, no. 12, pp. 11007-11020, Dec. 2018.
2.
Y. Shi, L. Wang, R. Xie, Y. Shi and H. Li, "A 60-kW 3-kW/kg five-level T-type SiC PV inverter with 99.2% peak efficiency", IEEE Trans. Ind. Electron., vol. 64, no. 11, pp. 9144-9154, Nov. 2017.
3.
Y. Huang, Y. Xu, W. Zhang and J. Zou, "PWM frequency noise cancellation in two-segment three phase motor using parallel interleaved inverters", IEEE Trans. Power Electron., vol. 34, no. 3, pp. 2515-2525, Mar. 2019.
4.
C. Jiang, Z. Quan, D. Zhou and Y. Li, "A centralized CB-MPC to suppress low-frequency ZSCC in modular parallel converters", IEEE Trans. Ind. Electron., vol. 68, no. 4, pp. 2760-2771, Apr. 2021.
5.
X. Wang et al., "A novel mode predictive control strategy to eliminate zero-sequence circulating current in paralleled three-level inverters", IEEE J. Emerg. Sel. Topics Power Electron., vol. 7, no. 1, pp. 309-320, Mar. 2019.
6.
X. Zhang, T. Wang, X. Wang, G. Wang, Z. Chen and D. Xu, "A coordinate control strategy for circulating current suppression in multiparalleled three phase inverters", IEEE Trans. Ind. Electron., vol. 64, no. 1, pp. 838-847, Jan. 2017.
7.
G. Ghanshyamsinh. et al., "Modified discontinuous PWM for size reduction of the circulating current filter in parallel interleaved converters", IEEE Trans. Power Electron., vol. 30, no. 7, pp. 3457-3470, Jul. 2015.
8.
Z. Quan and Y. Li, "Suppressing zero-sequence circulating current of modular interleaved three phase converters using carrier phase shift PWM", IEEE Trans. Ind. Appl., vol. 53, no. 4, pp. 3782-3792, Jul. 2017.
9.
G. Gohil, L. Bede, R. Teodorescu, T. Kerekes and F. Blaabjerg, "An integrated inductor for parallel interleaved VSCs and PWM schemes for flux minimization", IEEE Trans. Ind. Electron., vol. 62, no. 12, pp. 7534-7546, Dec. 2015.
10.
T. Xu, F. Gao, X. Wang and F. Blaabjerg, "A carrier synchronization method for global synchronous pulsewidth modulation application using phas-locked loop", IEEE Trans. Power Electron., vol. 34, no. 11, pp. 10720-10732, Nov. 2019.
11.
Z. Zou, F. Hahn, G. Buticchi, S. Günter and M. Liserre, "Interleaved operation of two neutral-point-clamped inverters with reduced circulating current", IEEE Trans. Power Electron., vol. 33, no. 12, pp. 10122-10134, Dec. 2018.
12.
D. Zhang, F. Wang, R. Burgos, R. Lai and D. Boroyevich, "Impact of interleaving on AC passive components of paralleled three phase voltage source converters", IEEE Trans. Ind. Appl., vol. 46, no. 3, pp. 1042-1054, May. 2010.
13.
J. S. Siva and G. Narayanan, "Minimization of grid current distortion in parallel-connected converters through carrier interleaving", IEEE Trans. Ind. Electron., vol. 61, no. 1, pp. 76-91, Jan. 2014.
14.
K. Shukla and V. Malyala, "A novel carrier-based hybrid PWM technique for minimization of line current ripple in two parallel interleaved two-level VSIs", IEEE Trans. Ind. Electron., vol. 65, no. 3, pp. 1908-1918, Mar. 2018.
15.
Z. Quan and Y. Li, "A three-level space vector modulation scheme for paralleled converters to reduce circulating current and common-mode voltage", IEEE Trans. Power Electron., vol. 32, no. 1, pp. 703-714, Jan. 2017.
16.
Z. Zeng, Z. Li and S. M. Goetz, "Line current ripple minimization PWM strategy with reduced zero-sequence circulating current for two parallel interleaved three-phase converters", IEEE Trans. Power Electron., vol. 35, no. 7, pp. 6931-6943, Jul. 2020.
17.
Z. Zeng, Z. Li and S. M. Goetz, "A high performance interleaved discontinuous PWM strategy for two paralleled three-phase inverter", IEEE Trans. Power Electron., vol. 35, no. 12, pp. 13042-13052, Dec. 2020.
18.
H. Xu, L. Xu, C. Li, K. Wang, Z. Zheng and Y. Li, "Improved interleaved discontinuous PWM for zero-sequence circulating current reduction in three phase paralleled converters", IEEE Trans. Ind. Electron., vol. 68, no. 2, pp. 8676-8686, Sep. 2021.
19.
Z. Zeng, Z. Li and S. M. Goetz, "Optimal discontinuous space vector PWM for zero-sequence-circulating current reduction in two paralleled three-phase two-level converter", IEEE Trans. Ind Electron., vol. 68, no. 2, pp. 1252-1262, Feb. 2021.
20.
K. Shukla and R. Maheshwari, "A generalized method to generate carrier-based 3L PWM techniques using two parallel interleaved 2L-VSIs", IEEE Trans. Ind. Electron., vol. 66, no. 6, pp. 4177-4188, Jul. 2019.
21.
W. Li et al., "Integrated modulation of dual-parallel three-level inverters with reduced common voltage and circulating current", IEEE Trans. Power Electron., vol. 36, no. 11, pp. 13332-13344, Nov. 2021.
22.
X. Jin et al., "Novel space vector-based PWM strategy with minimal circulating current and line current ripple for two parallel interleaved inverters", J. Power Electron., vol. 21, no. 1, pp. 308-320, Dec. 2020.
23.
W. Jiang et al., "A novel virtual space vector modulation with reduced common-mode voltage and eliminated neutral point voltage oscillation for neutral point clamped three-level inverter", IEEE Trans. Ind. Electron., vol. 67, no. 2, pp. 884-894, Feb. 2020.
24.
Z. Shen and D. Jiang, "Dead-time effect compensation method based on current ripple prediction for voltage source inverter", IEEE Trans. Power Electron., vol. 34, no. 1, pp. 971-983, Jan. 2019.
25.
A. M. Hava, R. J. Kerkman and T. A. Lipo, "Simple analytical and graphical methods for carrier-based PWM-VSI drives", IEEE Trans. Power Electron., vol. 14, no. 1, pp. 49-61, Jan. 1999.
26.
Q. Guan et al., "An extremely high efficient three-level active neutral-point-clamped converter comprising SiC and Si hybrid power stages", IEEE Trans. Power Electron., vol. 33, no. 10, pp. 8341-8352, Oct. 2018.
27.
K. Shukla and R. Maheshwari, "Circulating current suppression in parallel interleaved 2L VSIs using modified CM offset based method during inductors mismatch condition", IEEE Trans. Ind. Appl., vol. 57, no. 3, pp. 3143-3153, May 2021.
28.
T. Itkonen, J. Luukko, A. Sankala, T. Laakkonen and R. Pollanen, "Modeling and analysis of dead-time effects in parallel PWM two-level three-phase voltage-source inverters", IEEE Trans. Power Electron., vol. 24, no. 11, pp. 2446-2455, Sep. 2009.

Contact IEEE to Subscribe

References

References is not available for this document.