Loading web-font TeX/Math/Italic
Analog-to-digital converter survey and analysis | IEEE Journals & Magazine | IEEE Xplore

Analog-to-digital converter survey and analysis


Abstract:

Analog-to-digital converters (ADCs) are ubiquitous, critical components of software radio and other signal processing systems. This paper surveys the state-of-the-art of ...Show More

Abstract:

Analog-to-digital converters (ADCs) are ubiquitous, critical components of software radio and other signal processing systems. This paper surveys the state-of-the-art of ADCs, including experimental converters and commercially available parts. The distribution of resolution versus sampling rate provides insight into ADC performance limitations. At sampling rates below 2 million samples per second (Gs/s), resolution appears to be limited by thermal noise. At sampling rates ranging from /spl sim/2 Ms/s to /spl sim/4 giga samples per second (Gs/s), resolution falls off by /spl sim/1 bit for every doubling of the sampling rate. This behavior may be attributed to uncertainty in the sampling instant due to aperture jitter. For ADCs operating at multi-Gs/s rates, the speed of the device technology is also a limiting factor due to comparator ambiguity. Many ADC architectures and integrated circuit technologies have been proposed and implemented to push back these limits. The trend toward single-chip ADCs brings lower power dissipation. However, technological progress as measured by the product of the ADC resolution (bits) times the sampling rate is slow. Average improvement is only /spl sim/1.5 bits for any given sampling frequency over the last six-eight years.
Published in: IEEE Journal on Selected Areas in Communications ( Volume: 17, Issue: 4, April 1999)
Page(s): 539 - 550
Date of Publication: 06 August 2002

ISSN Information:

References is not available for this document.

Select All
1.
J. Mitola, "The software radio architecture", IEEE Commun. Mag., vol. 33, pp. 26-38, May 1995.
2.
J. A. Wepman, "Analog-to-digital converters and their applications in radio receivers", IEEE Commun. Mag., vol. 33, pp. 39-45, May 1995.
3.
R. Baines, "The DSP bottleneck", IEEE Commun. Mag., vol. 33, pp. 46-54, May 1995.
4.
R. H. Walden, "Analog-to-digital converter technology comparison", IEEE GaAs IC Symp. Tech. Dig., pp. 217-219, Oct. 1994.
5.
C. Baringer, J. F. Jensen, L. Burns and R. H. Walden, "A 3-bit 8 GSPS flash ADC", Proc. Indium Phos. Rel. Mater. Conf., pp. 64-67, Apr. 1996.
6.
A. V. Oppenheim and R. W. Schafer, "3", Discrete-Time Signal Processing, pp. 114.
7.
L. E. Larson, "High-speed analog-to-digital conversion with GaAs technology: Prospects trends and obstacles", 14th European Solid-State Circuits Conf., 1988-Sept.
8.
J. F. Jensen.
9.
Y. Matsuoka and E. Sano, "High-speed AlGaAs/GaAs HBT's and their applications to 40-Gbit/s-class IC's", IEEE GaAs IC Symp. Tech. Dig., vol. 16, pp. 185-188, Oct. 1994.
10.
T. Enoki, T. Kobayashi and Y. Ishii, "Device technologies for InP-based HEMT's and their application to IC's", IEEE GaAs IC Symp. Tech. Dig., vol. 16, pp. 337-340, Oct. 1994.
11.
S. Yamahata, " Ultra-high f_{max} and f_T InP/InGaAs double-heterojunction bipolar transistors with step-graded InGaAsP collectors ", IEEE GaAs IC Symp. Tech. Dig., vol. 16, pp. 345-348, Oct. 1994.
12.
J. van Valberg and R. J. van de Plassche, "An 8-bit 650 MHz folding ADC", IEEE J. Solid-State Circuits, vol. 27, pp. 1662-1666, Dec. 1992.
13.
K. Poulton, K. L. Knudsen, J. Corcoran, K.-C. Wang, R. B. Nubling, R. L. Pierson, et al., "A 6-bit 4 Gsa/s ADC fabricated in a GaAs HBT process", GaAs IC Symp. Tech. Dig., vol. 16, pp. 240-243, Oct. 1994.
14.
K. Nary, R. Nubling, S. Beccue, W. Colleran, J. Penney and K. Wang, "An 8-bit 2 gigasample per second analog to digital converter", GaAs IC Symp. Tech. Dig., vol. 17, pp. 303-246, Oct. 1995.
15.
K. Sone, N. Naotoshi, Y. Nishida, M. Ishida, Y. Sekine and M. Yotsuyanagi, "A 10b 100 Ms/s pipelined subranging BiCMOS ADC", IEEE ISSCC Dig. Tech. Papers, vol. 36, pp. 66-67, Feb. 1993.
16.
W. T. Colleran, T. H. Phan and A. A. Abidi, "A 10b 100 Ms/s pipelined A/D converter", IEEE ISSCC Dig. Tech. Papers, vol. 36, pp. 68-69, Feb. 1993.
17.
C. Schiller and P. Byrne, "A 4-GHz 8-b ADC system", IEEE J. Solid-State Circuits, vol. 26, pp. 1781-1789, Dec. 1991.
18.
̶Oversampling Delta-Sigma Data Converters., 1992.
19.
J. F. Jensen, G. Raghavan, A. E. Cosand and R. H. Walden, "A 3.2 GHz 2nd order delta-sigma modulator implemented in InP HBT technology", IEEE J. Solid-State Circuits, vol. 30, pp. 1119-1127, Oct. 1995.
20.
F. W. Singor and W. M. Snelgrove, "Switched capacitor bandpass delta-sigma A/D modulation at 10.7 MHz", IEEE J. Solid-State Circuits, vol. 30, pp. 184-192, Mar. 1995.
21.
G. Raghavan, J. F. Jensen, R. H. Walden and W. P. Posey, " A bandpass DeltaSigma modulator with 92 dB SNR and center frequency continuously programmable from 0 to 70 MHz ", ISSCC Tech. Dig., vol. 40, pp. 214-215, Feb. 1997.
22.
A. Jayaraman, "Bandpass delta-sigma modulator with 800 MHz center frequency", IEEE GaAs IC Symp. Tech. Dig., vol. 19, pp. 95-98, Oct. 1997.
23.
R. H. Walden, A. E. Schmitz, A. R. Kramer, L. E. Larson and J. Pasiecznik, "A deep-submicrometer analog-to-digital converter using focused-ion-beam implants", IEEE J. Solid-State Circuits, vol. 25, pp. 562-571, Apr. 1990.
24.
T. Ducourant, M. Binet, J.-C. Baelde, Ch. Rocher and J.-M. Gibereau, "3 GHz 150 mW 4-bit GaAs analog to digital converter", IEEE GaAs IC Symp. Tech. Dig., pp. 209, Oct. 1986.
25.
P. Vorenkamp and R. Roovers, "A 12b 50Msample/s cascaded folding and interpolating ADC", IEEE ISSCC Dig. Tech. Papers, vol. 40, pp. 134-135, Feb. 1997.
26.
S.-U. Kwak, B.-S. Song and K. Bacrania, "A 15b 5M sample/s low-spurious CMOS ADC", IEEE ISSCC Dig. Tech. Papers, vol. 40, pp. 146-147, Feb. 1997.
27.
T. B. Cho and P. R. Gray, "A 10b 20 Msample/s 35 mW pipeline A/D converter", IEEE J. Solid-State Circuits, vol. 30, pp. 166-172, Mar. 1995.
28.
K. Kusumoto, A. Matsuzawa and K. Murata, "A 10-b 20-MHz 30 mW pipelined interpolating CMOS ADC", IEEE J. Solid-State Circuits, vol. 28, pp. 1200-1206, Dec. 1993.
29.
Analog Devices Inc. part number AD6640 12-bit 65 Msps ADC, 1997.
30.
F. Chen and B. Leung, "A 0.25-mW low-pass passive sigma-delta modulator with built-in mixer for a 10-MHz IF input", IEEE J. Solid-State Circuits, vol. 32, pp. 774-782, June 1997.
Contact IEEE to Subscribe

References

References is not available for this document.