I. Introduction
The III-V channel transistors are a promising option for the logic devices for future 7 nm and beyond technology nodes due to their high electron mobility and low power operations [1], [4]. While there is a growing consensus on the use of InGaAs as a channel material, fabricating high quality gate dielectric stacks on this type of substrates presents one of the major challenges for practical implementation of III-V devices [5]. In this paper, we report the PBTI study on the 53% InGaAs channel NFETs with the gate dielectric and thin interfacial film, focusing on identifying the sources of instability, which might require a special attention from the device fabrication standpoint.