Loading [MathJax]/extensions/MathMenu.js
A 15-b 40-MS/s CMOS pipelined analog-to-digital converter with digital background calibration | IEEE Journals & Magazine | IEEE Xplore

A 15-b 40-MS/s CMOS pipelined analog-to-digital converter with digital background calibration


Abstract:

This study presents a 15-b 40-MS/s switched-capacitor CMOS pipelined analog-to-digital converter (ADC). High resolution is achieved by using a correlation-based backgroun...Show More

Abstract:

This study presents a 15-b 40-MS/s switched-capacitor CMOS pipelined analog-to-digital converter (ADC). High resolution is achieved by using a correlation-based background calibration technique that can continuously monitor the transfer characteristics of the critical pipeline stages and correct the digital output codes accordingly. The calibration can correct errors associated with capacitor mismatches and finite opamp gains. The ADC was fabricated using a 0.25-/spl mu/m 1P5M CMOS technology. Operating at a 40-MS/s sampling rate, the ADC attains a maximum signal-to-noise-plus-distortion ratio of 73.5 dB and a maximum spurious-free-dynamic-range of 93.3 dB. The chip occupies an area of 3.8/spl times/3.6 mm/sup 2/, and the power consumption is 370 mW with a single 2.5-V supply.
Published in: IEEE Journal of Solid-State Circuits ( Volume: 40, Issue: 5, May 2005)
Page(s): 1047 - 1056
Date of Publication: 31 May 2005

ISSN Information:


Contact IEEE to Subscribe

References

References is not available for this document.