Loading [MathJax]/extensions/MathMenu.js
Dual-threshold voltage assignment with transistor sizing for low power CMOS circuits | IEEE Journals & Magazine | IEEE Xplore

Dual-threshold voltage assignment with transistor sizing for low power CMOS circuits


Abstract:

We demonstrate a novel algorithm for assigning the threshold voltage to the gates in a digital random logic complementary metal-oxide-semiconductor (CMOS) circuit for a d...Show More

Abstract:

We demonstrate a novel algorithm for assigning the threshold voltage to the gates in a digital random logic complementary metal-oxide-semiconductor (CMOS) circuit for a dual-threshold voltage process. The tradeoff between static and dynamic power consumption has been explored. When used along with device sizing and supply voltage reduction techniques for low power, the proposed algorithm can reduce the total power dissipation of a circuit by as much as 50%.
Page(s): 390 - 394
Date of Publication: 30 April 2001

ISSN Information:


I. Introduction

With the rapid growth of the portable electronics market in the last few years, the emphasis in VLSI design is shifting from high speed to low power. Portable applications like wireless communication and imaging systems (digital diaries, smart cards) demand high-speed computations, complex functionalities, and often real-time processing capabilities along with low power consumption.

Contact IEEE to Subscribe

References

References is not available for this document.