Loading [MathJax]/extensions/MathMenu.js
A 0.2 - 8 MS/s 10b flexible SAR ADC achieving 0.35 - 2.5 fJ/conv-step and using self-quenched dynamic bias comparator | IEEE Conference Publication | IEEE Xplore

A 0.2 - 8 MS/s 10b flexible SAR ADC achieving 0.35 - 2.5 fJ/conv-step and using self-quenched dynamic bias comparator


Abstract:

A 10b flexible SAR ADC is presented incorporating a self-quenched dynamic bias comparator and a self-triggered asynchronous delay line. The ADC is fabricated in 65nm CMOS...Show More

Abstract:

A 10b flexible SAR ADC is presented incorporating a self-quenched dynamic bias comparator and a self-triggered asynchronous delay line. The ADC is fabricated in 65nm CMOS, occupies 0.04mm2 and has an ENOB > 9bit and SFDR >66dB for sampling rates from 0.2 to 8MS/s at supply voltages respectively from 0.7V to 1.3V with a Walden FoM from 0.35 to 2.5fJ/conv-step. Keywords: SAR ADC, flexible, Walden Figure-of-Merit, SNDR, dynamic bias.
Date of Conference: 09-14 June 2019
Date Added to IEEE Xplore: 29 July 2019
ISBN Information:

ISSN Information:

Conference Location: Kyoto, Japan
References is not available for this document.

Introduction

SAR ADCs have high energy efficiency and are used in many IoT applications and low power radios. For these applications, sample rates vary from 0.1 to 10 MS/s [1]–. ADCs achieving lowest Walden Figure-of-Merit, FoMW [1,2] reach that high energy efficiency only at a (few) fixed operating point(s). ADCs [3], [4] demonstrating flexibility over supply voltage, VDD or sample rates do not achieve low FoMW. This work introduces a low FoMW SAR ADC that demonstrates flexibility in operation over VDD and sample rates.

Select All
1.
C-C Hsieh, "A 0.44-fJ/Conversion-Step 11-Bit 600-kS/s SAR ADC With Semi-Resting DAC", JSSC, 2018.
2.
H-Y Tai, "A 0.85fJ/conversion-step 10b 200kS/s Subranging SAR ADC in 40nm CMOS", ISSCC, 2014.
3.
M. Yip, "A Resolution-Reconfigurable 5-to-10b 0.4-to-1VPower Scalable SAR ADC", ISSCC, 2011.
4.
P. Harpe, "A 26 μW 8 bit 10 MS/s Asynchronous SAR ADC for Low Energy Radios", JSSC, 2012.
5.
H.S Bindra, "A 1.2-V Dynamic bias latch-type comparator in 65-nm CMOS with 0.4-mV input noise", JSSC, 2018.
6.
P. Harpe, "A 10b/12b 40 kS/s SAR ADC With Data-Driven Noise Reduction Achieving 10.1b ENOB at 2.2 fJ/Conv-Step", JSSC, 2013.
7.
M. van Elzakker, "A 10-bit Charge-Redistribution ADC Consuming 1.9μW at 1 MS/s", JSSC, 2010.
8.
H.S. Bindra, "A 4MS/s 10b SAR ADC with integrated Class-A buffers in 65nm CMOS with near rail-to-rail input using a single 1.2V supply", CICC, 2019.

Contact IEEE to Subscribe

References

References is not available for this document.