Abstract:
We report a record low contact resistivity of sub-1.0×10-8 Ω.cm2 realized on n+ In0.53Ga0.47As fin sidewall surfaces. This is achieved with VLSI processed fin TLM structu...Show MoreMetadata
Abstract:
We report a record low contact resistivity of sub-1.0×10-8 Ω.cm2 realized on n+ In0.53Ga0.47As fin sidewall surfaces. This is achieved with VLSI processed fin TLM structures on wafer scale III-V on Si substrates. A novel low-damage III-V fin etch was developed and fins down to 35 nm were fabricated. A surface treatment to smoothen the fin sidewall surfaces was proposed, which reduced sidewall surface roughness variation by 90%. Additionally, we show for the first time that implant temperature could be used to eliminate implant damage in III-V fins. This increased activation efficiency (+3.6×) and reduced sheet resistance (-60%).
Published in: 2014 IEEE International Electron Devices Meeting
Date of Conference: 15-17 December 2014
Date Added to IEEE Xplore: 23 February 2015
Electronic ISBN:978-1-4799-8001-7
ISSN Information:
No metrics found for this document.