Abstract:
Increased CMOS performance requires the introduction of alternative materials as substrate and gate dielectrics. III-V materials and in particular InGaAs can provide supe...Show MoreMetadata
Abstract:
Increased CMOS performance requires the introduction of alternative materials as substrate and gate dielectrics. III-V materials and in particular InGaAs can provide superior electron mobility compared to classic Si substrates. However, such substrate materials have non-optimal dielectric-semiconductor interfaces that can drastically reduce the device performance. Techniques for the extraction of interface and border trap profiles are required for the characterization and optimization of these materials. In this paper we present a new procedure relying on a physical charge-transport model including trap assisted tunneling, lattice relaxation and trap assisted generation and recombination of minority carriers. The procedure allows the extraction of interface and border trap densities from capacitance voltage characteristics measured at different frequencies. The technique is applied to characterize InGaAs MOSFETs Al2O3/ZrO2 stacks of different thicknesses and fabricated with different annealing conditions.
Published in: 2014 IEEE International Reliability Physics Symposium
Date of Conference: 01-05 June 2014
Date Added to IEEE Xplore: 21 July 2014
Electronic ISBN:978-1-4799-3317-4