Loading [MathJax]/extensions/MathMenu.js
Energy and delay-aware mapping for real-time digital processing system on network on chip platforms | IEEE Conference Publication | IEEE Xplore

Energy and delay-aware mapping for real-time digital processing system on network on chip platforms


Abstract:

The mapping algorithm is one of the most important topics for Network on chip design. This paper proposes a new mapping algorithm, which uses an optimized energy model. I...Show More

Abstract:

The mapping algorithm is one of the most important topics for Network on chip design. This paper proposes a new mapping algorithm, which uses an optimized energy model. In addition, we adopt a multiple-to-multiple mapping scheme to enhance concurrency and increase efficiency. The proposed approach uses NSGA-II to achieve the global optimal solutions for NoC platforms. The simulation results prove that the proposed approach can achieve better energy and delay performance for both 2-D and 3-D NoC than random mapping.
Date of Conference: 27-29 September 2010
Date Added to IEEE Xplore: 06 June 2011
ISBN Information:

ISSN Information:

Conference Location: Las Vegas, NV, USA
Citations are not available for this document.

I. INTRODUCTION

Mapping Intellectual Properties (IPs) onto tiles of Network on Chip (NoC) platforms determines the system's cost and performance. Thus, it becomes one of the most important topics for NoC design. According to [1], NoC mapping has been proved to be a NP complete problem, whose searching space is increased in the exponential form with the number of functions. It is important to find an approach to achieve the optimal solution with an affordable searching time.

Cites in Papers - |

Cites in Papers - IEEE (2)

Select All
1.
Changqing Xu, Yi Liu, Yintang Yang, "SRNoC: An Ultra-Fast Configurable FPGA-Based NoC Simulator Using Switch–Router Architecture", IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, vol.39, no.10, pp.2798-2811, 2020.
2.
Yiou Chen, Jianhao Hu, Xiang Ling, "Topology and mapping co-design for complex communication systems on wireless NoC platforms", 2013 IEEE 8th Conference on Industrial Electronics and Applications (ICIEA), pp.1442-1447, 2013.
Contact IEEE to Subscribe

References

References is not available for this document.