Loading [MathJax]/extensions/MathZoom.js
A low-cost 4 ps root-mean-square resolution time-todigital converter implemented in a 28 nm field-programmable gate array | IEEE Conference Publication | IEEE Xplore

A low-cost 4 ps root-mean-square resolution time-todigital converter implemented in a 28 nm field-programmable gate array


Abstract:

This paper presents the implementation of a 28 nm field-programmable gate array (FPGA)-based time-to-digital converter (TDC), which has both high resolution and low-cost ...Show More

Abstract:

This paper presents the implementation of a 28 nm field-programmable gate array (FPGA)-based time-to-digital converter (TDC), which has both high resolution and low-cost characteristics. Due to the simple TDC structure, only a few resources are required, making it suitable for multi-channel applications. An eight-channel TDC was designed in this study. In addition, an automatic nonlinearity calibration logic is implemented within the FPGA, guaranteeing stable performance of the TDC over a wide temperature range. The test results show that the average bin size of a typical channel is 2.55 ps, and the single-shot precision is better than 4 ps.
Date of Conference: 17-20 May 2024
Date Added to IEEE Xplore: 18 September 2024
ISBN Information:

ISSN Information:

Conference Location: Chengdu, China

Contact IEEE to Subscribe

References

References is not available for this document.