Loading [MathJax]/extensions/MathZoom.js
Hierarchical delay fault simulation | IEEE Conference Publication | IEEE Xplore

Hierarchical delay fault simulation


Abstract:

Increasingly, VLSI systems are being designed using macro blocks and predesigned cores. Since the clock rate at which these circuits operate is steadily increasing, it is...Show More

Abstract:

Increasingly, VLSI systems are being designed using macro blocks and predesigned cores. Since the clock rate at which these circuits operate is steadily increasing, it is important to perform delay testing on modern VLSI chips and systems. Algorithms for delay test generation and delay fault simulation are known to be compute-intensive. Many of these algorithms require gate-level descriptions of circuits which are difficult to generate and may be even impossible to provide when the designer has made use of predesigned cores. Hierarchical testing appears to be an attractive alternative in such cases. Tests generated for logic blocks may be reused to generate tests for larger systems comprising of the logic blocks, hence reducing the total effort in test generation. Tests show in this paper that the computational effort spent in fault simulation can also be reduced using a hierarchical approach. The simulator HIDEFS described in this paper exploits the modular nature of the circuit to save on the memory requirement as well as execution time requirement of fault simulation.
Date of Conference: 07-10 January 1999
Date Added to IEEE Xplore: 06 August 2002
Print ISBN:0-7695-0013-7
Print ISSN: 1063-9667
Conference Location: Goa, India

References

References is not available for this document.