Abstract:
This paper investigates the channel design for buried p-channel MOSFETs with an effective channel length of 0.1 /spl mu/m via simulations using the two-dimensional device...Show MoreMetadata
Abstract:
This paper investigates the channel design for buried p-channel MOSFETs with an effective channel length of 0.1 /spl mu/m via simulations using the two-dimensional device simulator PISCES IIB. A new three-layer design is considered with the objective of obtaining low junction capacitance while maintaining high current drive and suppressing punchthrough. The channel design consists of a p-type layer under the gate oxide, an n-type anti-punchthrough layer below the p-type layer followed the substrate with a doping concentration of 1e17/cm/sup 3/. By optimizing the doping structure, an attempt is made to investigate fundamental limits of the buried channel design. In concurrence with published results, it is shown that there is a maximum allowable thickness for the first layer, while the thickness of the anti-punchthrough layer has a minimum value in order to effectively suppress punchthrough. The above constraints enable devices with good subthreshold characteristics (subthreshold swing <90 mV/Dec) as well as high transconductance which is a matter of concern for ultra-thin buried layers. While simulation results show that it is possible to fabricate buried p-channel MOSFETs with n-type polysilicon gate electrodes in the 0.1 /spl mu/m regime, it is also evident that advanced doping and low temperature fabrication technologies are needed that provide control over doped layers of ultra-thin dimensions.
Published in: IEEE Transactions on Electron Devices ( Volume: 43, Issue: 11, November 1996)
DOI: 10.1109/16.543031
Citations are not available for this document.
Cites in Papers - |
Cites in Papers - IEEE (3)
Select All
1.
Ju Tae Ryu, Seong Bae Jeon, Hyun Seung Koh, Tae Whan Kim, "FinFETs With a Deep Buried Channel to Reduce the Readout Noise in CMOS Image Sensors", IEEE Electron Device Letters, vol.37, no.5, pp.530-532, 2016.
2.
Chen-Han Chou, Chung-Chun Hsu, Steve S. Chung, Chao-Hsin Chien, "3D-TCAD simulation study of the novel T-FinFET structure for sub-14nm metal-oxide-semiconductor field-effect transistor", 2015 Silicon Nanoelectronics Workshop (SNW), pp.1-2, 2015.
3.
Yeong-Taek Lee, Dong-Soo Woo, Jong Duk Lee, Byung-Gook Park, "Threshold voltage reduction model for buried channel PMOSFETs using quasi-2-D Poisson equation", IEEE Transactions on Electron Devices, vol.47, no.12, pp.2326-2333, 2000.
Cites in Papers - Other Publishers (1)
1.
Bonnie A. Sheriff, Dunwei Wang, James R. Heath, Juanita N. Kurtin, "Complementary Symmetry Nanowire Logic Circuits: Experimental Demonstrations and in Silico Optimizations", ACS Nano, vol.2, no.9, pp.1789, 2008.