Loading [MathJax]/extensions/MathMenu.js
Automatic Placement Algorithms for High Packing density VLSI | IEEE Conference Publication | IEEE Xplore

Automatic Placement Algorithms for High Packing density VLSI


Abstract:

Five placement procedures which combine three basic algorithms are developed and incorporated to our system. Evaluation of results is presented. Compared with manual desi...Show More

Abstract:

Five placement procedures which combine three basic algorithms are developed and incorporated to our system. Evaluation of results is presented. Compared with manual design the optimum procedure reduces block size by 6.5%. The normalized area for one transistor (NA) is defined as the measure of automatic layout performance. NA is the product of wiring pitch. Optimum NA is confirmed to be 14.9 for manual design and 13.9 for automatic layout using the optimum procedure. This system is applicable to both custom logic LSIs and masterslice LSIs and has been applied to layouts of many such devices.
Date of Conference: 27-29 June 1983
Date Added to IEEE Xplore: 06 February 2006
Print ISBN:0-8186-0026-8
Print ISSN: 0738-100X
Conference Location: Miami Beach, FL, USA

Contact IEEE to Subscribe

References

References is not available for this document.