Loading [MathJax]/extensions/MathMenu.js
PROOFS: a fast, memory-efficient sequential circuit fault simulator | IEEE Journals & Magazine | IEEE Xplore

PROOFS: a fast, memory-efficient sequential circuit fault simulator


Abstract:

The authors describe PROOFS, a fast fault simulator for synchronous sequential circuits, PROOFS achieves high performance by combining all the advantages of differential ...Show More

Abstract:

The authors describe PROOFS, a fast fault simulator for synchronous sequential circuits, PROOFS achieves high performance by combining all the advantages of differential fault simulation, single fault propagation, and parallel fault simulation, while minimizing their individual disadvantages. The fault simulator minimizes the memory requirements, reduces the number of gate evaluations, and simplifies the complexity of the software implementation. PROOFS requires an average of one fifth the memory required for concurrent fault simulation and runs six to 67 times faster on the ISCAS-89 sequential benchmark circuits.<>
Page(s): 198 - 207
Date of Publication: 29 February 1992

ISSN Information:


Contact IEEE to Subscribe

References

References is not available for this document.