Loading [MathJax]/extensions/MathMenu.js
Operation of a VBL memory read/write gate | IEEE Journals & Magazine | IEEE Xplore

Operation of a VBL memory read/write gate


Abstract:

A read/write gate for a VBL memory, a dual-conductor major line and an interface circuit between the read/write gate and the major line were designed and fabricated on an...Show More

Abstract:

A read/write gate for a VBL memory, a dual-conductor major line and an interface circuit between the read/write gate and the major line were designed and fabricated on an as-grown garnet wafer supporting 5 µm bubbles. For the "write" operation, the operating margin of the expanding current is between 23 and 48 mA, with 500 to 700 nsec pulse width. For the "read" operation, the operating margin of the expanding current is between 8 and 12 mA, with a 1.5 to 2 µsec pulse width. This gate allowed the stripes to be packed 2 stripe widths apart which makes the maximum storage density in this direction possible.
Published in: IEEE Transactions on Magnetics ( Volume: 22, Issue: 5, September 1986)
Page(s): 790 - 792
Date of Publication: 06 January 2003

ISSN Information:

References is not available for this document.

Select All
1.
S. Konishi, IEEE Trans Magn., vol. MAG-19, pp. 1838, 1983.
2.
J. C. Wu and F. B. Humphrey, IEEE Trans. Magn., vol. MAG-21, pp. 1773, 1985.
3.
K. Ju and F. B. Humphrey, J. Appl. Phys, vol. 48, pp. 4656, 1977.
4.
D. A. Saunders and M. H. Kryder, J. Appl. Phys., vol. 57, pp. 4061, 1985.
5.
S. Konishi, IEEE Trans. Magn., vol. MAG-20, pp. 1129, 1984.
6.
B. R. Brown, AIP Conf. Proc., vol. 29, pp. 69, 1975.
7.
F. B. Humphrey, IEEE Trans. Magn., vol. MAG-11, pp. 1679, 1975.
Contact IEEE to Subscribe

References

References is not available for this document.