

Received August 14, 2019, accepted September 1, 2019, date of publication September 9, 2019, date of current version September 30, 2019.

Digital Object Identifier 10.1109/ACCESS.2019.2940135

# Simplified Early Stopping Criterion for **Belief-Propagation Polar Code Decoder Based on Frozen Bits**

# **YONGLI YAN<sup>(D1,2</sup>, XUANXUAN ZHANG<sup>1,2</sup>, AND BIN WU<sup>1</sup>** <sup>1</sup>Institute of Microelectronics, Chinese Academy of Sciences, Beijing 100029, China

<sup>2</sup>School of Electronic, Electrical and Communication Engineering, University of Chinese Academy of Sciences, Beijing 100049, China

Corresponding author: Yongli Yan (yanyongli@ime.ac.cn)

This work was supported in part by the National Science and Technology Major Project of the Ministry of Science and Technology, China, under Grant 2014ZX03001011-002.

**ABSTRACT** Polar codes were first proposed by E. Arıkan in 2009 and have received significant attention in recent years. Successive-cancellation (SC) and belief-propagation (BP) decoding algorithms have been applied by some researchers to polar codes. However, unlike SC-based decoders, the performance optimization of BP-based decoders has not been fully explored yet, especially in regard to the impact of the number of iterations on the decoding complexity. In this paper, a novel early stopping criterion based on partial frozen bits for belief-propagation polar code decoders is designed. The proposed criterion is based on the fact that some of the frozen bits that are known to the decoders have a higher average error probability than the information bits and can be used to terminate the decoding. Furthermore, the hardware architecture of the BP-based polar code decoder with the proposed stopping criterion is presented. The simulation results show that the proposed early stopping criterion greatly reduces the number of iterations of BP-based polar code decoders without any performance loss and reduces the hardware complexity from O(NlogN) to O(N)compared with state-of-the-art design.

**INDEX TERMS** Polar codes, belief-propagation, early stopping, frozen bits.

## I. INTRODUCTION

The polar codes were proposed by E. Arıkan according to the polarization theory, and it was the first coding scheme that has been theoretically proven to reach the Shannon limit [1]. The classical decoding algorithm of the polar codes is also proposed by E. Arikan, which is called the successive-cancellation (SC) decoding algorithm [1]. As an improved version of SC, the successivecancellation list (SCL) [2], successive cancellation stack (SCS) [3] and CRC-Aided successive cancellation list (CA-SCL) [4] have been introduced to approach the performance of maximum-likelihood decoding. In addition, the belief-propagation (BP) algorithm was also used for the decoding of polar codes [5]–[7]. The BP decoding algorithm has the advantages of high computational parallelism and low decoding latency, which are essentially different from the serial decoding manner of the SC. However, a major shortcoming with BP is that it is difficult to achieve the best error performance and decoding complexity due to the ambiguous stopping conditions.

Several early stopping criteria have been proposed for BP-based polar code decoders in [8]-[10], with the aim of reducing the redundant iterations and computational complexity. In [8], the G-Matrix and minimum magnitude LLR (minLLR) criteria are designed to early stop the belief-propagation decoding of polar codes. Since the G-Matrix method requires re-encoding after each iteration, the decoding complexity is relatively high, although the number of iterations can be effectively reduced. In addition, the minLLR method is not very effective at reducing the number of iterations. To further reduce the decoding complexity, the WIB (worst information bits) method was proposed in [9] to early stop the BP decoder. However, the average number of iterations is much higher than that in the G-Matrix. In [10], the FBER (Frozen BER) criterion was designed for the BP decoding algorithm with a slight reduction in the number of iterations compared to the WIB method. However, none of the above papers consider the fact that the frozen bits are known to the decoders, which can be used to design early

The associate editor coordinating the review of this manuscript and approving it for publication was Fang Yang.



FIGURE 1. Basic process elements of the BP decoder.

stopping criteria for BP decoding algorithms for polar codes and reduce the computational complexity.

In this paper, a novel early stopping criterion based on the channel polarization phenomena is designed for BP-based polar code decoders. The theory of channel polarization tells us that the frozen bits have higher error probabilities than the information bits [1]. Based on this fact, we observe that some of the frozen bits with the lowest error probabilities have higher average error probabilities than the information bits, which can be used to terminate the decoding. We call these partial frozen bits as the best frozen bits (BFBs). Simulation results show that the proposed early stopping criterion greatly reduces the decoding complexity of BP-based polar code decoders with no performance loss.

The rest of this paper starts with a review of the BP decoding algorithm for polar codes. A new early stopping criterion for BP-based polar code decoders is introduced in Section III, and the simulation results and comparisons are given in Section IV. Finally, Section V summarizes the paper.

# II. REVIEW OF BP DECODING ALGORITHM FOR POLAR CODES

Similar to the low-density parity-check code, the message propagation of the polar code BP decoder can also be represented by the factor graph [5]. The basic information processing module in the factor graph is called process elements (PEs), as shown in Figure 1. For a polar code with a block length of  $N = 2^n$ , its factor graph is divided into *n* stages, and each stage has N/2 bidirectional PEs. In addition, node v(i, j) in the PEs is associated with two types of log-likelihood ratio (LLR) messages, which are the left-to-right message  $R_{i,j}$  and the right-to-left message  $L_{i,j}$  in Figure 1.

The LLR messages are propagated in a round-trip manner in the factor graph. First, the LLR messages of the right-most nodes pass through the PEs to the left-most nodes, and its update rules are as shown in (1).

$$\begin{cases} L_{i,j} = G\left(L_{i,j+1}, R_{i+1,j} + L_{i+1,j+1}\right) \\ L_{i+1,j} = G\left(L_{i,j+1}, R_{i,j}\right) + L_{i+1,j+1} \end{cases}$$
(1)

Secondly, the LLR messages of the left-most nodes pass through the PEs to the right-most nodes, and its update rules are as shown in (2).

$$\begin{cases} R_{i,j+1} = G\left(R_{i,j}, R_{i+1,j} + L_{i+1,j+1}\right) \\ R_{i+1,j+1} = G\left(R_{i,j}, L_{i,j+1}\right) + R_{i+1,j} \end{cases}$$
(2)

where,  $G(\alpha, \beta) = 2tanh^{-1}(tanh(\alpha/2)tanh(\beta/2))$ .

The LLR updating rules (1) and (2) contain a large number of hyperbolic operations, which increases the complexity of the BP decoding algorithm. The min-sum (MS) approximation proposed in [11] greatly reduces the computational complexity of the BP algorithm but incurs a degradation in error performance. In [7], a scale factor is introduced to reduce the approximation error, called scaled min-sum (SMS) approximation. The simplified LLR updating rules provided in [7] are

$$\begin{cases} L_{i,j} = \lambda \times g \left( L_{i,j+1}, R_{i+1,j} + L_{i+1,j+1} \right) \\ L_{i+1,j} = \lambda \times g \left( L_{i,j+1}, R_{i,j} \right) + L_{i+1,j+1} \end{cases}$$
(3)

$$\begin{cases} R_{i,j+1} = \lambda \times g \left( R_{i,j}, R_{i+1,j} + L_{i+1,j+1} \right) \\ R_{i+1,j+1} = \lambda \times g \left( R_{i,j}, L_{i,j+1} \right) + R_{i+1,j} \end{cases}$$
(4)

where,  $g(\alpha, \beta) = sign(\alpha) sign(\beta) min(|\alpha|, |\beta|)$ ,  $\lambda$  is the scale factor.

In general, when the channel has a high signal to noise ratio (SNR), the LLR of each node converges quickly in the process of message propagation, so an effective decoded output can be obtained before the maximum number of iterations is reached. Therefore, a criterion is needed to early terminate the BP decoding process without adding too much hardware overhead.

## **III. PROPOSED BFB-BASED EARLY STOPPING CRITERION**

As a class of linear block error correcting code, polar codes can be identified as a parameter vector  $(N, K, A, A^c)$ , where N is the block length, K is the information size, A is an arbitrary subset of  $(1, 2, \dots, N)$  which is called the information bits set,  $A^c$  is the complementary set of A in  $(1, 2, \dots, N)$  which is called the frozen bits set. According to the theory of channel polarization [1], assuming that  $A^c =$  $\{f_1, f_2, \dots, f_{N-K}\}$ , and the error probabilities of the frozen bits satisfy  $P_e(f_1) < P_e(f_2) < \dots < P_e(f_{N-K})$ , then the  $N_{BFB}$  frozen bits with the lowest error probabilities in  $A^c$  are called the best frozen bits.

According to the theory of channel polarization [1], sub channels with higher error probabilities are used to transmit the fixed bits, which are known to the receiver. While performing the BP decoding algorithm, since the error probabilities of the frozen bits are higher than those of the information bits, if the BFBs are successfully decoded, it can be assumed that the information bits are successfully decoded too. Therefore, the decoded values of the frozen bits can be used as a trigger to end the decoding. The method based on this idea is called the BFB early stopping criterion.

To further explain our criterion, we define a simple parameter called the proportion of average error probability (PEP), which is based on the Bhattacharyya method [1], as follows:

$$PEP = \frac{\frac{1}{N_{BFB}} \sum_{i \in BFB} Z(W_i)}{\frac{1}{N_{INFO}} \sum_{i \in INFO} Z(W_i)}$$
(5)

where,  $N_{BFB}$  and  $N_{INFO}$  are the numbers of best frozen bits and information bits, respectively. The Bhattacharyya

**TABLE 1.** PEP values for (N = 1024, K = 512) polar codes.

|     | N <sub>BFB</sub>    |                     |                     |                 |  |
|-----|---------------------|---------------------|---------------------|-----------------|--|
| W   | 16                  | 32                  | 64                  | 128             |  |
| 0.5 | 1.3*10 <sup>1</sup> | $1.4^{*}10^{1}$     | 1.6*10 <sup>1</sup> | $1.9^{*}10^{1}$ |  |
| 0.6 | 3.2*10 <sup>1</sup> | $4.5*10^{1}$        | $8.1*10^{1}$        | $2.1*10^{2}$    |  |
| 0.7 | 7.2*10 <sup>1</sup> | $1.2*10^{2}$        | $4.4*10^{2}$        | $4.6*10^3$      |  |
| 0.8 | $1.2*10^{2}$        | $3.5*10^{2}$        | $3.1*10^{3}$        | $1.7*10^{5}$    |  |
| 0.9 | $4.8*10^{2}$        | 6.0*10 <sup>3</sup> | 6.9*10 <sup>5</sup> | $6.0*10^{8}$    |  |

parameter Z(W), as an upper bound of the maximumlikelihood decision error, was introduced in [1]. *W* is the transition probability of the binary-input discrete memoryless channels (B-DMCs) [1].

Table 1 provides the PEP values under various  $N_{BFB}s$  and Ws over B-DMCs. As seen from Table 1, as the transition probability W increases, the average error probability of the BFBs increases rapidly with respect to the average error probability of the information bits for the (N = 1024, K = 512) polar codes. Therefore, the BFBs require more iterations than the information bits for successful decoding.

The indices of BFBs are determined using the selected construction method. The bit estimation of the frozen bits is made according to the sign of the left-most LLRs, as shown in (6).

$$\hat{u}_i = \begin{cases} 1, & L_{i,1} < 0\\ 0, & L_{i,1} \ge 0 \end{cases}$$
(6)

It can be seen from (6) that the hard decision rule only utilizes the sign of the LLR message and ignores the magnitude part. However, the magnitude of the  $L_{i,1}$  is more likely to indicate the probability that  $u_i$  being 0 or 1. The definition of  $L_{i,1}$  is given by (7). Therefore, the larger the magnitude of  $L_{i,1}$ , the greater the probability that the  $u_i$  is zero (that is, it assumes that all frozen bits are zero,  $L_{i,1} \ge 0$ ).

$$L_{i,1} = ln\left(\frac{P(u_i = 0)}{P(u_i = 1)}\right)$$
(7)

Here, we introduce two parameters to describe the BFB early stopping criterion: the minimum number of iterations M and the positive minimum threshold  $\Theta$ . That is, after a minimum of M iterations, the magnitudes of the BFBs are evaluated. If the magnitudes of all BFBs are not less than  $\Theta$ , the iteration is terminated.

$$C_{i}^{t} = \begin{cases} 0, & L_{i,1}^{t} \ge \Theta \\ 1, & L_{i,1}^{t} < \Theta, \end{cases} \quad L_{i,1} \in BFBs$$
(8)

For the *t*-th iteration, the magnitudes of the BFBs are evaluated by (8). After the evaluation is completed, the sum of the comparison results (SCR) is computed according to (9).

$$SCR = \sum_{i \in BFBs, t \ge M} C_i^t \tag{9}$$

If the result of (9) is equal to zero, the BFB method considers that the decoding is complete. Algorithm 1 provides

# Algorithm 1 Pseudocode of the BP Polar Code Decoder With the BFB Method

#### 1 Input:

- 2 Log-likelihood ratio (LLRs) from channel output
- 3 Frozen bits set:  $f = \{f_1, f_2, \cdots, f_{N-K}\}$
- 4 Minimum number of iterations: M
- 5 Maximum number of iterations:  $I_{max}$
- 6 Number of BFBs: *N*<sub>BFB</sub>
- 7 Positive minimum threshold:  $\Theta$
- 8 Initialization:
- 9 **if**  $i \in f$  **then**
- 10  $R_{i,1} = \infty$
- 11 else
- 12  $R_{i,1} = 0$
- 13  $L_{i,n+1} = LLRs$
- 14 Iteration process:
- 15 t = 1
- 16 while  $t \leq I_{max}$  do
- 17 Update  $L_{i,j}$  and  $R_{i,j}$  according to Eq. (1-2)
- 18 **BFB early stopping criterion process:**
- 19 if  $t \ge M$  AND  $Eq. (9) \equiv 0$  then
- 20 Stop iteration
- 21 else
- $22 \quad t = t + 1$
- 23 Output:

24 
$$\hat{u}_i = (L_{i,1} + R_{i,1}) < 0$$



FIGURE 2. Hardware architecture of the proposed BFB early stopping criterion.

the pseudocode of the proposed BFB early stopping criterion for BP-based polar code decoders.

Figure 2 shows the hardware architecture of the proposed BFB early stopping criterion. To gain an intuitive understanding of the hardware architecture in Figure 2, consider a multiple-input OR gate in which its output is zero only when the inputs are all zeros. Therefore, the OR gate is well suited for the nonzero detection in the hardware design. The hardware architecture shown in Figure 2 corresponds to lines  $18 \sim 22$  in algorithm 1. First, the comparisons are applied to the LLRs of the best frozen bits according to (8) (corresponding to the blue block in Figure 2). Then, the sum of the comparison results is calculated by an  $N_{BFB}$ -input OR



**FIGURE 3.** BER comparisons of the (N = 1024, K = 512) polar codes using different criteria.



**FIGURE 4.** FER comparisons of the (N = 1024, K = 512) polar codes using different criterion.

gate (corresponding to the yellow block in Figure 2). Once the accumulated result is zero, the iteration is stopped.

#### **IV. SIMULATION RESULTS AND COMPARISONS**

This section will provide the comparisons of the error performance and the average iteration reductions for the G-Matrix, WIB, FBER and proposed BFB early stopping criteria. Here, the additive white Gaussian noise channel is assumed, the block length and code rate of the polar codes are 1024 and 1/2, respectively. The upper limit of the number of iterations of the BP decoder is set to forty. The Bhattacharyya method is adopted to determine the indices of information bits and frozen bits.

Figure 3 and Figure 4 show the BER (Bit Error Rate) and FER (Frame Error Rate) performances of the G-Matrix, WIB, FBER, proposed BFB and original BP decoding without early stopping methods, respectively. As illustrated, there is no performance loss when  $N_{BFB}$  equals 64, M is 5 and  $\Theta$  is 7.6. However, small  $N_{BFB}$  and  $\Theta$  can cause performance degradation. It is easy to understand since lower  $N_{BFB}$  makes



**FIGURE 5.** Average iteration number comparisons of the (N = 1024, K = 512) polar codes using different criteria.

the PEP smaller and a smaller  $\Theta$  will cause the iteration to be terminated before the LLRs have not fully converged. Simulation results show that  $N_{BFB} = N/16$  is enough to ensure there is no performance loss while those for the WIB and FBER methods are N/8 and N/16, respectively.

Figure 5 shows the average number of iterations of different early stopping criteria under various SNRs. As shown, the average iteration reductions of the proposed BFB method is between the G-Matrix and FBER methods while it has the lowest decoding complexity. This is because re-encoding provides a good basis for the G-Matrix method to stop the iterations while causing high complexity and the FBER method needs to wait until the BER of the frozen bits is stable. In addition, as the SNR increases, the number of iterations required by the BFB method gradually approaches G-Matrix. This is because high SNR accelerates the convergence speed of the LLRs of the best frozen bits. The detailed average iteration reductions for different early stopping criteria under various SNRs are presented in Table 2. Table 2 shows that when the channel has a low noise level, the proposed BFB method reduces the number of iterations by more than 80 percent, which helps to greatly reduce the decoding delay.

Before we analyze the hardware complexity of the BFB method, the equivalent circuit for the multiple-input OR gate needs to be discussed. For a *Q*-input OR gate, its equivalent circuit with 2-input OR gate is shown in Figure 6. It can be proved that for any  $Q \ge 2$ , the number of equivalent 2-input OR gates sum satisfies sum  $\le 2^{\lceil \log_2(Q) \rceil} - 1$  (the sum of the geometric sequences with  $2^{\lceil \log_2(Q) \rceil}$  terms, the first term  $\alpha = 1$ , common ratio  $\gamma = 2$ ). In particular, when *Q* is a power of two, sum = Q - 1. The proposed BFB method requires an N/16-input OR gate for nonzero detection. Therefore,  $2^{\lceil \log_2(N/16) \rceil} - 1$  can be used as an upper limit of the number of equivalent 2-input OR gate.

Table 3 provides a comparison of the hardware complexity between different early stopping criteria for a single iteration, where  $f(x) = 2^{\lceil log_2(x) \rceil} - 1$ . As is shown, the hardware

| Early                 |                 | WIB           |                    | FBER          |                   | Proposed BFB  |                                     |               |
|-----------------------|-----------------|---------------|--------------------|---------------|-------------------|---------------|-------------------------------------|---------------|
| Stopping<br>Criterion | g G-Matrix<br>n |               | $N_{WIB}=128, M=6$ |               | $N_F = 64, M = 6$ |               | $N_{BFB} = 64, M = 5, \Theta = 7.6$ |               |
| E₅/N₀(dB)             | Average         | Iteration     | Average            | Iteration     | Average           | Iteration     | Average                             | Iteration     |
| =00()                 | Iteration       | Reduction (%) | Iteration          | Reduction (%) | Iteration         | Reduction (%) | Iteration                           | Reduction (%) |
| 1.0                   | 31.16           | 22.09         | 32.75              | 18.13         | 32.67             | 18.33         | 34.60                               | 13.50         |
| 1.5                   | 18.73           | 53.18         | 23.36              | 41.60         | 22.96             | 42.61         | 22.39                               | 44.02         |
| 2.0                   | 10.25           | 74.37         | 17.51              | 56.23         | 16.72             | 58.20         | 13.68                               | 65.80         |
| 2.5                   | 6.72            | 83.19         | 15.58              | 61.04         | 14.64             | 63.40         | 9.50                                | 76.25         |
| 3.0                   | 5.26            | 86.84         | 15.12              | 62.20         | 14.13             | 64.67         | 7.07                                | 82.32         |
| 3.5                   | 4.49            | 88.78         | 15.02              | 62.45         | 14.02             | 64.95         | 5.68                                | 85.79         |
| 4.0                   | 3.97            | 90.07         | 15.00              | 62.49         | 14.00             | 64.99         | 5.01                                | 87.47         |

**TABLE 2.** Iteration reductions based on 40 fixed iterations for the (N = 1024, K = 512) polar code BP decoder.



FIGURE 6. The equivalent circuit of the Q-input OR gate.

**TABLE 3.** Hardware complexities of the early stopping criterion for a single iteration.

|                        | G-Matrix   | WIB      | FBER     | Proposed |
|------------------------|------------|----------|----------|----------|
| Adder                  | 2 <i>N</i> | M + 2N/8 | M + N/16 | -        |
| OR                     | —          | —        | _        | f(N/16)  |
| XOR                    | NlogN      | N/8      | N/16     | -        |
| Comparator             | 3 <i>N</i> | -        | -        | N/16     |
| Hardware<br>Complexity | O(NlogN)   | O(M+N)   | O(M+N)   | O(N)     |

resource costs of the proposed method are much lower than those of the others, which is beneficial to reduce power consumption.

The register transfer level models of SMS-BP decoder with different early stopping criteria are developed with Verilog HDL and synthesized by Synopsys Design Compiler with Semiconductor Manufacturing International Corporation 55nm CMOS library. The worst timing model in the standard library is selected with a supply voltage of 1.08 volts and a temperature of 125°. Table 4 lists the synthesis results of different designs. Here, the value of energy per bit (EPB) is calculated according to (10).

$$EPB = \frac{Power \times DecodingLatency}{ClockFrequency \times N}$$
(10)

**TABLE 4.** Hardware comparisons for (N = 1024, K = 512) polar code BP decoder.

| Design (7-bit<br>Quantization)            | SMS-BP<br>Decoder | Decoder<br>with<br>G-Matrix | Decoder with<br>BFB<br>$\begin{pmatrix} N_{BFB} = 64, \\ M = 5, \Theta = 7.6 \end{pmatrix}$ |
|-------------------------------------------|-------------------|-----------------------------|---------------------------------------------------------------------------------------------|
| CMOS<br>Technology                        | 55nm              | 55nm                        | 55nm                                                                                        |
| Maximum Clock<br>Frequency (MHz)          | 400               | 400                         | 400                                                                                         |
| Total Gate<br>Counts                      | 2148935           | 2198726                     | 2149162                                                                                     |
| Average Number<br>of Iterations<br>@4.0dB | 40                | 3.97                        | 5.01                                                                                        |
| Average Latency<br>(Cycles) @4.0dB        | 400               | 43.7                        | 52.1                                                                                        |
| Energy Per Bit<br>(pJ/bit) @4.0dB         | 426.8             | 56.4                        | 55.6                                                                                        |

where, the power is reported by Synopsys Design Compiler, *N* is the block length and the unit of decoding latency is clock cycle.

For a polar code BP decoder with block length N, it takes *logN* clock cycles to complete a single iteration [7]. In addition, using the G-Matrix and BFB early stop criteria will result in additional decoding delays of four and two clock cycles, respectively. As shown in Table 4, the hardware resource cost of the proposed BFB method is lower than that of G-Matrix, and the hardware overhead of the G-Matrix and the proposed BFB are 2.32% and 0.01%, respectively. In this design, the decoding latency of G-Matrix is lower than that of BFB, which means that the proposed criterion sacrifices the decoding latency in exchange for hardware complexity. On the other hand, thanks to the lower hardware complexity of the BFB method, the EPB of BFB is lower than that of G-Matrix.

As seen from Tables 3 and 4, the proposed BFB method can achieve a better trade-off between decoding performance and hardware complexity compared to the G-Matrix method while achieving better performance with lower complexity compared to the WIB and FBER methods.

### **V. CONCLUSION**

In this paper, the principle of belief-propagation decoding algorithms and previous early stopping criteria for polar codes are explored. A novel early stopping criterion with reduced complexity based on partial frozen bits is designed for BP-based polar code decoders. The proposed BFB early stopping criterion not only helps to make the decoding converge faster, but also reduces the hardware complexity from O(NlogN) to O(N) compared with G-Matrix method.

#### ACKNOWLEDGMENT

The authors would like to thank the editors and anonymous reviewers for their helpful and constructive comments.

#### REFERENCES

- E. Arıkan, "Channel polarization: A method for constructing capacityachieving codes for symmetric binary-input memoryless channels," *IEEE Trans. Inf. Theory*, vol. 55, no. 7, pp. 3051–3073, Jul. 2009.
- [2] I. Tal and A. Vardy, "List decoding of polar codes," *IEEE Trans. Inf. Theory*, vol. 61, no. 5, pp. 2213–2226, May 2015.
- [3] K. Niu and K. Chen, "Stack decoding of polar codes," *Electron. Lett.*, vol. 48, no. 12, pp. 695–697, Jun. 2012.
- [4] K. Niu and K. Chen, "CRC-aided decoding of polar codes," *IEEE Com*mun. Lett., vol. 16, no. 10, pp. 1668–1671, Oct. 2012.
- [5] E. Arıkan, "A performance comparison of polar codes and Reed–Müller codes," *IEEE Commun. Lett.*, vol. 12, no. 6, pp. 447–449, Jun. 2008.
- [6] J. Xu, T. Che, and G. Choi, "XJ-BP: Express journey belief propagation decoding for polar codes," in *Proc. IEEE Global Commun. Conf. (GLOBE-COM)*, Dec. 2015, pp. 1–6.
- [7] B. Yuan and K. K. Parhi, "Architecture optimizations for BP polar decoders," in *Proc. IEEE Int. Conf. Acoust. Speech Signal Process.*, May 2013, pp. 2654–2658.
- [8] B. Yuan and K. K. Parhi, "Early stopping criteria for energy-efficient low-latency belief-propagation polar code decoders," *IEEE Trans. Signal Process.*, vol. 62, no. 24, pp. 6496–6506, Dec. 2014.
- [9] C. Simsek and K. Turk, "Simplified early stopping criterion for beliefpropagation polar code decoders," *IEEE Commun. Lett.*, vol. 20, no. 8, pp. 1515–1518, Aug. 2016.
- [10] Q. Zhang, A. Liu, and X. Tong, "Early stopping criterion for belief propagation polar decoder based on frozen bits," *IET Electron. Lett.*, vol. 53, no. 24, pp. 1576–1578, Nov. 2017.
- [11] M. P. C. Fossorier, M. Mihaljevic, and H. Imai, "Reduced complexity iterative decoding of low-density parity check codes based on belief propagation," *IEEE Trans. Commun.*, vol. 47, no. 5, pp. 673–680, May 1999.



**YONGLI YAN** was born in China, in 1990. He received the B.S. degree in electronics from Zhengzhou University, Zhengzhou, China, in 2014. He is currently pursuing the Ph.D. degree with the Institute of Microelectronics, Chinese Academy of Sciences, Beijing, China. His research interests include the design and implementation of signal processing systems, error-correcting codes, and VLSI design.



**XUANXUAN ZHANG** was born in China, in 1992. She received the B.S. degree in physics from the Harbin Institute of Technology, Weihai, China, in 2014. She is currently pursuing the Ph.D. degree with the Institute of Microelectronics, Chinese Academy of Sciences, Beijing, China. Her research interests include the design and fabrication of microwave filters.



**BIN WU** received the M.Sc. degree in electronics from Chongqing University, Chongqing, China, in 2002, and the Ph.D. degree in electronics from the Institute of Microelectronics, Chinese Academy of Sciences, Beijing, China, in 2011. His current research interests include the areas of wireless communication systems and VLSI design.

...