An Optimized 4H-SiC Trench MOS Barrier Schottky (TMBS) Rectifier

Ying Wang, Wen-Ju Wang, Cheng-Hao Yu, Yi-Fei Huang, You-Lei Sun and Jian-Xiang Tang

Abstract—This paper proposes an optimal 4H-SiC trench MOS barrier Schottky (TMBS) Rectifier. The optimal structure of this rectifier is achieved by adding an N- wrapping region at the P+ shielding of the conventional TMBS structure, which significantly reduces the depletion region formed by the P+ shielding region. As a result, the proposed structure provides a lower ON-resistance compared with the conventional P+ shielding structure. Moreover, we study the electric characteristics of the proposed structure via numerical simulation. Such a structure improves the specific ON-resistance and figure of merit (FoM) of the conventional P+ shielding TMBS by 32.2% and 48.4%, respectively, and offers a high breakdown voltage, i.e., up to 1908V.

Index Terms — TMBS, breakdown voltage (BV), specific ON-resistance, Figure of Merit (FoM).

I. INTRODUCTION

Silicon carbide (SiC) is a wide band-gap material which is endowed with high thermal conductivity, strong critical electric field and fast electron saturation drift, making it quite attractive for high-power and high-temperature applications [1]-[4]. The SiC Schottky diode introduces low onset voltage and no reverse recovery [3]. However, it is incapable of providing low ON-resistance and low leakage current density, as the Schottky barrier affects both the forward and reverse characteristics of the diode. To overcome this restriction, hybrid structure may be used, including the junction barrier Schottky (JBS), dual metal trench Schottky (DMT), and the trench MOS barrier Schottky (TMBS) diodes [5]-[8]. However, the JBS requires high temperature ion implantation and annealing at high temperatures, which causes big damage to the material, yielding working instability of the devices [9]. The DMT diode has less flexibility in adjusting the Schottky barrier which is used to optimize the forward and reverse performances [10]. The TMBS diode uses a thin MOS structure to modulate the electric field distribution, which may be tuned by adjusting the mesa width, the oxide thickness and the trench depth. Hence, one may achieve a low Schottky surface electric field while preserving the low ON-resistance easily [11], which has been successfully used in the silicon field [12],[13]. However, a strong reverse bias electric field is distributed in the oxide layer which exceeds the withstand field of the oxide layer, yielding the TMBS structure unsuitable for the SiC field [11], [14]-[17].

To overcome this issue, the electric field in the oxide layer may be significantly reduced by adding a P+ shielding region at the trench bottom of the TMBS device, similar to the SiC MOSFET architecture. Nevertheless, the P+ shielding region brings the JFET region, which significantly increases the ON-resistance [18].

Fig. 1 Schematic cross-sectional view of (a) optimized p+ shielding TMBS and (b) conventional p+ shielding TMBS.

To address the above problem here we propose an optimized 4H-SiC P+ shielding TMBS with low ON-resistance. Figures 1 (a) and (b) show cross-sectional views for the architectures of the proposed structure and the conventional TMBS structure. In contrast to the conventional P+ shielding structure, the optimized structure contains an N-type region with higher doping concentration than the drift region, wrapping the P+ shielding region incorporated at the trench bottom. This N-type region may widen the electron path during the on state, and hence, decreases the ON-resistance. In this paper, we provide a comprehensive study on the proposed structure, especially on the dopant concentration and the depth of the added N-type region.

II. FABRICATION PROCEDURE AND PARAMETERS

In Fig 2, we provide a feasible fabrication procedure of the proposed device. The main fabrication process steps are summarized as follows. A SiC epitaxial layer growing on an n+ type 4H-SiC substrate serves as the first drift layer. After a mask layer [cyan area in figure 2(a)] formed on the first drift layer, ion implantation is proceeded to form the added n-type region. Then the second drift layer [the region above the dashed line in figure 2(b)] grows on the first layer after the removal of...
the mask layer. The two drift layers have the same dopant concentration, and make up the whole drift region of the device. The dopant concentration and the thickness of the whole drift region are $5 \times 10^{15} \text{ cm}^{-3}$ and 11$\mu$m, respectively. Thereafter, the trench is formed by ICP etching with a depth of 1$\mu$m [16], and then ion implantation is applied to form the p+ shielding region at the bottom of the trench [deep shadowed area in Figure 2(d)]. Then, the oxide film is formed at the side wall and bottom of the trench by thermal oxidation and PECVD process [blue area in Figure 2(e)] [16]. The total thickness of the oxide is 0.1$\mu$m. Then, the trench is filled with polysilicon with p+ type dopant.

Detailed parameters of the devices used in the simulation are listed in Tab. I.

**TABLE I**

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>Width of trench ($W_t$)</td>
<td>4.0 $\mu$m</td>
</tr>
<tr>
<td>Width of Mesa ($W_m$)</td>
<td>2.0 $\mu$m</td>
</tr>
<tr>
<td>Width of added n-type region ($W_{an}$)</td>
<td>0.25$\mu$m</td>
</tr>
<tr>
<td>Thickness of drift ($L_d$)</td>
<td>11$\mu$m</td>
</tr>
<tr>
<td>Depth of trench ($L_t$)</td>
<td>1.0$\mu$m</td>
</tr>
<tr>
<td>Thickness of oxide</td>
<td>0.1$\mu$m</td>
</tr>
<tr>
<td>Added n-type region depth ($L_{an}$)</td>
<td>0.1$\mu$m</td>
</tr>
<tr>
<td>p+ junction depth ($L_{p+}$)</td>
<td>0.4$\mu$m</td>
</tr>
<tr>
<td>n-drift Doping ($N_D$)</td>
<td>$5 \times 10^{15}$\text{cm}^{-3}$</td>
</tr>
<tr>
<td>Added n-type region Doping ($N_{an}$)</td>
<td>$1.5 \times 10^{17}$\text{cm}^{-3}$</td>
</tr>
</tbody>
</table>

**III. SIMULATION RESULTS AND DISCUSSION**

To best investigate the performance of the structures in Figs. 1(a) and (b), we use the 2-D simulation tool ATLAS, considering the parameters described above. The simulation software uses a variety of physical models, including the conmob, analytic, fldmob, sh, auger, fermi, incomplete, bgn and impact selb [19]. For the sake of comparison, we simulate both the proposed structure and a conventional P+ shielding TMBS with the same parameters.

**Forward Characteristics**

Figure 3 plots the simulation results for the forward I-V curves of the optimized P+ shielding TMBS and the conventional P+ shielding TMBS. These results show that the I-V curve slope of the optimized structure is apparently greater than that of the conventional structure. Moreover, these two structure presents specific ON-resistance of 1.98$\text{m}\Omega\cdot\text{cm}^2$ and 2.92$\text{m}\Omega\cdot\text{cm}^2$, respectively (at $J_F=400\text{A/cm}^2$, $W_{an}=0.25\mu$m and $N_{an}=1.5\times10^{17}\text{cm}^{-3}$), which is 32.2% lower than that of the conventional structure. The current density contours of the optimized and the conventional P+ shielding TMBS for the case of $V_F=2\text{V}$ are shown in the inset of Fig. 2. From this picture, it may be seen that the current path of the optimized P+ shielding TMBS is wider than that of the conventional structure. Such a wide current path is due to the added N-type region with higher doping concentration than the drift region. According to the semiconductor PN junction theory, the width of the depletion region may be made narrower by increasing the doping concentration. Hence, the added N-type region may reduce the depletion region width caused by the P+ shielding region, and widen the current path. As a result, the ON-resistance of the device significantly decreased.

**Reverse Characteristics**

Figure 4 plots the simulation results for the reverse I-V curves of the optimized P+ shielding TMBS and the conventional structure. The breakdown voltage of these two structures at room temperature is respectively 1908V and 1905V. Figure 4 also shows the electric field contours of the optimized P+ shielding TMBS and the conventional structure at the...
breakdown. It may be seen from this figure that the electric field in the bottom oxide layer is very weak, i.e., about 0.15MV/cm, which is much lower than the critical strength value [11]. In addition, the peak electric field of both structures appears at the corner of the P+ shielding region. Because the added N-type region has higher doping concentration than the drift region, the field shielding effect is reduced. So the electric field of the optimized structure at the Schottky surface (0.8MV/cm) is higher than that of the conventional P+ shield structure (0.6MV/cm). The higher electric field at the schottky interface brings to larger schottky barrier lowering [22]. Therefore the reverse leakage current density is slightly higher than that of the conventional TMBS, as is shown in the figure 4.

### TABLE II

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Optimized TMBS</th>
<th>Conventional TMBS</th>
<th>Percentage</th>
</tr>
</thead>
<tbody>
<tr>
<td>BV(V)</td>
<td>1908</td>
<td>1905</td>
<td>+0.3</td>
</tr>
<tr>
<td>(R_{on-sp}(\text{m\Omega\cdot cm}^2))</td>
<td>1.98</td>
<td>2.92</td>
<td>-32.2</td>
</tr>
<tr>
<td>FoM((kV^2/\text{m\Omega\cdot cm}^2))</td>
<td>1.84</td>
<td>1.24</td>
<td>+48.4</td>
</tr>
</tbody>
</table>

+: increased; -: reduced.

---

![Fig. 5 The Simulation results for FoM of the optimized P+ shielding TMBS](image)

![Fig. 6 The Simulation results for specific ON-resistance of the optimized P+ shielding TMBS](image)

**Parameter Optimization**

We use the Figure of merit (FoM) \(V_{BR}^2/R_{on-sp}\) to comprehensively evaluate the positive and negative characteristics of the device [18]. According to the simulation results, the FoM of the proposed and conventional devices are about \(1.84\, \text{kV}^2/\text{m\Omega\cdot cm}^2\) and \(1.24\, \text{kV}^2/\text{m\Omega\cdot cm}^2\), respectively. As shown in Tab. II, the FoM of the proposed device has improved by 48.4% compared to the conventional TMBS device. The doping concentration \(N_n\) and the width of the added N-type region \(W_{an}\) are of great influence on the proposed device. Thus, we optimize these two parameters, where the \(N_n\) ranges from \(1\times 10^{16} \, \text{cm}^{-3}\) to \(5\times 10^{17} \, \text{cm}^{-3}\) and the \(W_{an}\) ranges from 0.1um to 0.25 um.

Firstly, with the increase in the \(N_n\), the FoM rapidly reaches to its peak value and then decreases gradually. This may be explained with the help of the ON-resistance and the breakdown voltage extracted from the simulation process. When the \(N_n\) is lower than \(1.5 \times 10^{17} \, \text{cm}^{-3}\), the depletion region form by the P+ region is wider, so the current path is narrow, as the case of conventional P+ structure shown in the Fig. 3. As we see in the Fig. 6, by increasing the \(N_n\), the depletion becomes smaller immediately, yielding rapid decrease in the ON-resistance. Additionally, as Fig. 7 shows, the breakdown voltage almost remains unchanged when the \(N_n\) is smaller than \(1\times 10^{17} \, \text{cm}^{-3}\). These two factors lead to increase in the FoM with the increase in the \(N_n\), and reaches to its peak value when the \(N_n\) is around \(1\times 10^{17} \, \text{cm}^{-3}\). Further increasing the \(N_n\), the specific ON-resistance will decrease slowly to saturation. Moreover, when the \(N_n\) is bigger than \(2\times 10^{17} \, \text{cm}^{-3}\), the P+ region cannot shield the oxide layer, so that the breakdown voltage decreases with further increase in the \(N_n\), which is depicted in Fig. 7. Finally, the FoM decreases with the increase in the \(N_n\).

Secondly, for a small \(N_n\), the N- region width, \(W_{an}\), slightly affects the FoM, for \(N_n\) is the key factor to the FoM during this section as discussed above. However, as we see in Fig. 7, when the \(N_n\) is greater than \(2\times 10^{17} \, \text{cm}^{-3}\), the \(W_{an}\) significantly affects the breakdown voltage, because the electric field in the oxide soars with the increase in \(W_{an}\). Simultaneously, the specific ON-resistance is more stable when the \(N_n\) is bigger than...
2×10^17 cm^3. As a result, as shown in the Fig. 5, the FoM becomes worse when the W_n is large. Additionally, we may find that the breakdown voltage exhibits a big window for the N_n and W_an, reducing the manufacturing requirements.

The decrease in mobility will cause the ON-resistance increase in the drift region. So the I-V curve slope declines with the temperature rise as shown in the figure 8 (a). In comparison, the proposed structure has lower ON-resistance than the conventional one.

In figure 8 (b), the reverse leakage current density at 1300V depending on the temperature of both optimized and conventional devices is demonstrated in the form of Arrhenius plots. As the temperature rise, the leakage current density of the two devices increases, which is mainly attributed to the thermionic emission through the schottky barrier and schottky barrier lowering [22],[23]. The leakage current of the optimized TMBS is slightly larger than that of the conventional one due to the added N-type region reducing the field shielding as explained in the reverse characteristics part.

### IV. CONCLUSION

This paper proposes an improved P+ shielding 4H-SiC TMBS device structure with an N-type wrapped region. Compared to the conventional device, the ON-resistance has significantly reduced and the FoM has greatly improved. The doping concentration and the width of the added N-type region have been optimized using the ATLAS software. As a result, the specific ON-resistance and the FoM has improved by 32.2% and 48.4%, respectively, compared to the conventional P+ shielding TMBS. Additionally, the ON-resistance of the optimized device is lower than that of the conventional one up to 600K.

#### REFERENCES


Fig. 8 Forward I-V characteristics (a) and reverse current density at 1300V (b) of the Optimized and Conventional P+ shielding TMBS in a temperature range from 300 to 600K.

Temperature Effects

Figure 8 (a) and (b) plot the forward I-V characteristics and reverse leakage current density at 1300V of the optimized and conventional P+ shielding TMBS in a temperature range from 300 to 600 K. These results are achieved through the simulation using ATLAS software, where the lat.temp model is used and the thermal contact is defined. The optimized parameters listed in Tab. 1 are used and the localized self-heating effect is taken into account [19]. As the figure 8 (a) shows, when the forward voltage is less than 0.7V, the forward voltage and the onset voltage decrease with the temperature rise. The reason is that current being dominated by thermionic emission at low current density [20]. While the forward voltage is more than 0.7V, the temperature dependence of the current turns to negative. The lattice scattering is the main scattering mechanism due to the low doping concentration in the drift region. Hence, as the temperature rises, the scattering will enhance, causing rapid decrease in the electron mobility. For the 4H-SiC, it may be expressed as [21]

\[
\mu_e(4H\text{-}SiC) = 1140 \left( \frac{T}{300} \right)^{-2.70}
\]  (1)


