Multiplier structures for low power applications in deep-CMOS | IEEE Conference Publication | IEEE Xplore