Design of highly linear multipliers using floating gate transistors and/or source degeneration resistor | IEEE Conference Publication | IEEE Xplore