A PVT tolerant 0.18MHz to 600MHz self-calibrated digital PLL in 90nm CMOS process | IEEE Conference Publication | IEEE Xplore