Design of High Speed, Low Power 16x16 Vedic Multiplier With Adiabatic Logic | IEEE Conference Publication | IEEE Xplore