A Clock Jitter Tolerant ΣΔ Modulator Employing a Hybrid Loop Filter in CMOS 40NM Technology | IEEE Conference Publication | IEEE Xplore