Anti-PVT-Variation Low-Power Time-to-Digital Converter Design Using 90-nm CMOS Process | IEEE Journals & Magazine | IEEE Xplore