# A Cryo-CMOS SAR ADC With FIA Sampling Driver Enabled by Cryogenic-Aware Back-Biasing

Gerd Kiene<sup>(D)</sup>, *Member, IEEE*, Ramon W. J. Overwater<sup>(D)</sup>, Masoud Babaie<sup>(D)</sup>, Senior Member, IEEE, and Fabio Sebastiano<sup>(D)</sup>, Senior Member, IEEE

Abstract—This paper presents a floating inverter amplifier (FIA) that performs high-linearity amplification and sampling while driving a 2× time-interleaved (TI) SAR ADC, operating from room temperature (RT) down to 4.2 K. The power-efficient FIA samples the continuous-time input signal by windowed integration, thus avoiding the traditional sampleand-hold. Cascode switching, a floating supply and accurate pulse-width timing calibration enable high-speed operation and interleaving. In addition, by exploiting the behavior of CMOS devices at cryogenic temperatures, forward-body-biasing (FBB) is pushed well beyond what is possible at RT to ensure performance down to 4.2 K, and its impact on the performance of cryogenic circuits is analyzed. The resulting ADC, implemented in 40-nm bulk CMOS and including the FIA driver, achieves SNDR=38.7 dB (38.2 dB), SFDR>50  $\overline{dB}$  (>50 dB), and FOM<sub>W</sub>=25.4 fJ/conv-step (31.3 fJ/conv-step) with Nyquist-rate input at 1.0 GS/s (0.9 GS/s) at 4.2 K (RT), respectively.

*Index Terms*—FIA, ADC driver, forward body bias, FBB, cryo-CMOS, quantum computing.

## I. INTRODUCTION

UANTUM computers promise significant speed advantages for many applications that are excessively demanding for classical computers. To achieve such a speed-up, the number of quantum bits (qubits) used to store quantum information in such machines must scale up by orders of magnitude from the currently available 100s [1]. However, due to the fragile nature of the qubits, the most promising quantum computing platforms must operate at cryogenic temperatures  $\leq 4.2$  K [2], [3], [4], posing significant challenges to the realization of large-scale quantum computers. Crucial to obtain this goal is an electronic interface for the quantum processor located close to the cryogenic quantum substrate,

Manuscript received 7 July 2023; revised 14 September 2023 and 28 October 2023; accepted 14 November 2023. Date of publication 7 December 2023; date of current version 28 February 2024. This work was supported by Intel Corporation. This article was recommended by Associate Editor S. Liu. (*Corresponding author: Gerd Kiene.*)

Gerd Kiene, Ramon W. J. Overwater, and Fabio Sebastiano are with the Department of Quantum and Computer Engineering, Delft University of Technology, 2628 CJ Delft, The Netherlands, and also with QuTech, 2628 CJ Delft, The Netherlands (e-mail: g.kiene@tudelft.nl).

Masoud Babaie is with the Department of Microelectronics, Delft University of Technology, 2628 CJ Delft, The Netherlands, and also with QuTech, 2628 CJ Delft, The Netherlands.

Color versions of one or more figures in this article are available at https://doi.org/10.1109/TCSI.2023.3336566.

Digital Object Identifier 10.1109/TCSI.2023.3336566

or even on the same chip [5], [6], hence, also operating at cryogenic temperatures.

Out of the many candidates, here we target semiconductor spin-based quantum computers due to their inherent compatibility with CMOS fabrication and good scaling properties [5]. For the compact cryogenic readout of spin qubits, a cryogenic wide-band ADC is required to digitize the frequency-multiplexed channels in a reflectometry readout scheme [7], as proposed in [8], [9], and [10]. The power dissipation of such circuitry is strictly constrained by the limited cooling power available in deep-cryogenic environments. Nevertheless, prior works only focused on the power efficiency of the ADC itself, while either neglecting the ADC driver or just using traditional power-hungry settling drivers, e.g., in [8] or high-linearity source followers that cannot provide any gain or filtering. This is a substantial shortcoming as these settling drivers can require a power budget even larger than the ADC itself [11].

As an alternative to settling amplifiers, open-loop dynamic amplifiers have been proposed for their high efficiency combined with high linearity [12]. These dynamic amplifiers have been used as sample-and-hold [13], drivers for ADCs [14], [15], [16], and as interstage amplifiers in pipeline ADCs. For the latter, common-mode control has been eased by adopting floating supplies, forming floating inverter amplifiers (FIA) [17], [18]. A detailed analysis of FIA amplifiers can be found in [19]. However, employing dynamic amplifiers at cryogenic temperatures is a daunting task due to the lack of reliable device models and the significant cryogenic increase in threshold voltage V<sub>th</sub> (0.1/0.18 V for NMOS/PMOS) [20], which prevents biasing power-efficient inverter-based amplifiers in the high-linearity region. Although independently AC-coupling the PMOS and the NMOS could alleviate this, it would limit the usable ADC bandwidth near DC. The increased V<sub>th</sub> complicates even the adoption of standard techniques, such as pass gates for switching mid-rail voltages [21]. Thus, clock boosting, bootstrapping or high-voltage supply domains [9], [22] are necessary, deteriorating the power efficiency and increasing the design complexity.

To address those issues, we propose the use of cryogenicaware forward body-bias (FBB). FBB has been used in FDSOI technology to mitigate the cryogenic increase in threshold voltage by applying a large back-gate biasing voltage



Fig. 1. Sketch of NMOS in DNW with resistances and diodes considered here.

(up to -5.8 V for PMOS) [23]. Although the control range for the body voltage in bulk technologies is severely limited by the forward conduction of the bulk-source diode, the modeling and the characterization in [24] suggest that a level of control comparable to FDSOI can also be achieved in bulk CMOS, given the lowered forward bias diode leakage at cryogenic temperature [25]. In this work, we employ, for the first time, cryogenic-aware FBB in bulk CMOS to control the V<sub>th</sub> of individual transistors in a wide range of cryogenic analog circuits, thus enabling the first dynamic ADC driver at cryogenic temperatures. The presented driver and ADC combination achieves high linearity with more than 50 dB SFDR and also a competitive  $FOM_W = 31.3/25.4 \text{ fJ/conv-step}$ with Nyquist-rate input at 0.9/1.0 GS/s at RT/4.2 K. These advances are enabled, in addition to the cryogenic-aware FBB, by the use of cascode switching, the adoption of a floating supply, and the use of accurate pulse-width timing calibration.

The article is organized as follows: after a description of the impact of body-biasing in analog design at cryogenic temperatures (Section II), we describe the amplifier design (Section III), its experimental validation (Section IV), and draw the conclusions in Section V.

# II. FORWARD-BODY-BIASING (FBB) IN CRYOGENIC ANALOG CIRCUIT DESIGN

FBB primarily affects the transistor's V<sub>th</sub>. This effect can approximately be described by the body factor  $\zeta$ 

$$\zeta(V_{bb}) = \frac{\partial V_{th}}{\partial V_{bb}},\tag{1}$$

where  $V_{bb}$  is the voltage applied via the body contact, as in Fig. 1. In the 40 nm bulk process adopted here,  $\zeta$  varies between  $\approx 0.1$  to  $\approx 0.35$  at 4.2 K when the body-bias is swept from 0 to 1.1 V with an average of  $\approx 0.25$  V/V [24], which is higher than in common FDSOI technologies with, for example, 0.085 V/V in [23].

While the body contact has been used at RT both as a tuning knob for mitigating mismatch [26], or as additional input [27], the usable range for FBB is much wider at cryogenic temperature thanks to the reduced forward-bias leakage of the bulk-source diode. For 40-nm CMOS, a 5  $\mu$ m×0.2  $\mu$ m P+/N-well diode conducts ≈1 nA when forward biased with the full nominal supply voltage (1.1 V) at 4.2 K [25], more than 5 orders of magnitude less than at RT. For more sensitive applications, the diode leakage can be decreased by applying a lower FBB, since the leakage decreases by ≈ 10× for a 100 mV decrease in  $V_{BB}$ , as estimated from Fig. 20. With a full FBB  $V_{BB} - V_S = V_{dd} = 1.1$  V, the threshold voltage can



Fig. 2. a) Pass-gate, b) RT MC simulation of pass-gate resistance at  $V_{CM} = 550 \text{ mV}$ ,  $10^4$  samples, cryogenic behavior only modeled by  $V_{\text{th}}$  increase with an equivalent series voltage.

be shifted by >200 mV in the adopted technology. Combined with the available threshold flavors, this offers a wide range of viable threshold values.

In the following subsections, we analyze two examples of circuits enabled by cryogenic-aware FBB and their limitations. For the analysis, we use data measured at RT and 4.2 K from a characterization chip, as no accurate model for simulation was available for cryogenic behavior of the adopted process at design time. Both circuits will be used in the driver design described in Section III.

## A. Pass-Gate for Fast Switching of Mid-Rail Voltages

A pass gate (Fig. 2 a) can be easily designed to switch mid-rail voltages at room temperature, as shown by the limited spread in the monte carlo (MC) simulation of its mid-rail (550 mV) on-resistance (Fig. 2 b). Considering the V<sub>th</sub> increase of 110/180 mV in NMOS/PMOS measured at cryogenic temperatures in triode for 40 nm devices, and, for simplicity, no further changes in device behavior, the standard deviation of the mid-rail resistance spread increases dramatically by >4×. Assuming no change in the spread of model parameters from RT to cryogenic temperatures may even underestimate the variation, as variability, such as device mismatch [28], typically degrades at cryogenic temperatures. To recover RT performance with traditional methods, the pass gate either needs to be significantly enlarged to contain the spread, or be replaced by a boosted or bootstrapped switch.

Alternatively, applying FBB can bring the V<sub>th</sub> back to its RT value, or even below, thus reducing the on-resistance as shown in [24]. At mid-rail, the switch will also benefit from the generally increased mobility at cryogenic temperatures [29], allowing for smaller sizing than possible at RT. Although the increase in subthreshold leakage associated with a lower threshold may be a concern. This effect is contained by the about  $3\times$  steeper subthreshold slope at cryogenic temperature as reported in [29]. This allows to reduce the transistor threshold voltage even below RT values without deteriorating leakage performance.

## B. DC-Coupled Linear Inverter Amplifier

The inverter amplifier, see Fig. 3 a), is a core building block of many efficient amplifier architectures, thanks to its power efficiency obtained by current reuse and the beneficial scaling with technology. At RT, this amplifier is also moderately linear when biased at mid-rail and used in a



Fig. 3. Inverter-amplifier a) DC-coupled, b) AC-coupled, c) DC-coupled with body-bias.



Fig. 4. a) Transconductance  $(g_m)$  of an inverter amplifier and of its individual PMOS and NMOS the x-axis corresponds to the inverter input voltage as shown in Fig. 3. The  $g_m$  is derived from measured  $I_d$  of individual NMOS/PMOS with L=100 nm, W=1.2/2.4 µm and 6 fingers. b) Transconductance of an inverter based differential pair.

differential configuration. This is illustrated in Fig. 4, where we show the inverter transconductance  $(g_m = g_{m,N} + g_{m,P})$ , with  $g_{m,N/P}$  the transconductane of the individual transistors) derived from measured  $I_d$  (V<sub>d</sub>=550 mV) of individual devices. A sizeable linear region can be observed in the differential transconductance  $g_{m,diff} = (g_{m,N,1}(V_{in}) + g_{m,P,1}(V_{in})) (g_{m,N,2}(-V_{in}) + g_{m,P,2}(-V_{in}))$  of an inverter-based pseudodifferential pair Fig. 4b) at the mid-rail point. This breaks down at cryogenic temperatures, where, due to the increased threshold voltage, a significant dip in the gm is observed, corresponding to a limited linearity. To avoid this dip and recover the linear behavior, the 4.2 K characteristic needs to be shifted by 100/140 mV for NMOS/PMOS, see Fig. 4. We can now observe similar linearity if comparing the transconductance of the differential pair in Fig. 4b). The mobility increase at lower temperatures does not severely compromise the linearity in the nominal case, as shown in Fig. 4. Although the linearity could degrade over different process corners, RT corner simulations showed the linearity to be robust against process spread. Since no data about the process spread at cryogenic temperature has been reported to the best of the author's knowledge, we assume that the linearity at cryogenic temperature would be comparable to the one predicted by corner simulations at room temperature, as it happens for the particular case shown in Fig. 4.

For implementing this shift, we could use a bias-T as shown in Fig. 3 and applying bias voltages  $V_{b,1/2}$ , but the amplifier bandwidth would be reduced around DC by the bias-T highpass characteristic and the signal would suffer attenuation due to the parasitics of the passive network. Alternatively, FBB can shift the transfer characteristics by shifting  $V_{th}$  without significantly altering the transistor characteristics. This allows recovering the linearity without introducing any additional components into the signal path and/or limiting the input bandwidth.

#### C. Limitations of Cryogenic-Aware FBB

Applying FBB via the bulk contact may be potentially limited by the high substrate resistance at cryogenic temperature, as indicated by typical N-well resistances up to a few  $G\Omega/\Box$ at 4.2 K [29], [30]. If such large bulk resistance ( $R_B$  in Fig. 1) would be effectively present, the applied bias  $V_{bb}$  would only set the DC operating point, around which capacitively coupled excitations could alter the bulk potential, causing unexpected effects. For instance, the capacitive coupling via the drain-bulk diode (D<sub>D</sub>) could lower the output resistance due to modulation of the bulk potential. If floating the bulk terminal, the size of this effect is about 8% in RT simulation. The influence of the gate in this context is largely reduced due to shielding by the channel. Luckily, the field-dependent ionization might significantly reduce the effective resistance, as soon as potential differences in the order of mV build up over the bulk resistance [31], which is in-line with the steep drop in substrate resistance with increasing bulk current shown in [29]. To mitigate the effects of the unknown substrate resistance, substrate contacts can be placed near the active devices to ensure field-dependent ionization in case of potential differences. We have chosen a contact distance in the order of 1 µm in this design, maximizing the field strength while still allowing for a dense layout.

The application of body-bias is restricted by the available process. It is applicable to planar bulk technologies with a triple-well option, as well as to FDSOI technologies. Effective FBB is precluded in FinFET technologies, as these generally have a very low body factor and are therefore ill-suited for adopting body-bias [32].

If circuits employing FBB must operate both at RT and cryogenic temperatures, measures must be taken to ensure correct operation, especially when using high FBB values. For instance, to avoid excessive diode leakage at RT, the body potential must be switched depending on the operating temperature, or DACs adjusting the body-bias are required. This is not an issue for the target application in quantum-computer interfaces, which always operate at cryogenic temperatures.

If using a triple-well layout for minimizing leakage paths when employing FBB, additional area might be necessary due to the design rules of such processes, see, e.g., the layout in Fig. 13 c). Especially the distance of a deep-N-well (DNW) to an N-well (NW) of different potential typically carries a significant distance requirement. The additional area may also cause increased parasitic capacitance due to necessary routing between now spaced transistors, which may be critical for parasitic-sensitive scenarios like the input of a latching comparator. To avoid this space constraint, the PMOS can be placed in the DNW surrounding the NMOS P-well (PW). While reducing the required extra area to a minimum, this leads to some additional leakage via the P-well/N-well diode if the PMOS transistors inside the DNW are also using FBB. Additionally, this would also imply using the same body-bias for all PMOS transistors sharing the DNW.



Fig. 5. Acquisition front-end block diagram.



Fig. 6. Timing diagram.

# **III. ARCHITECTURE AND CIRCUIT DESIGN**

The acquisition front-end in Fig. 5 comprises the ADC core with its two time-interleaved slices A, B driven by the FIA. All body biases used in the amplifier are static and generated by the on-chip DAC. The FIA and ADC are clocked by the timing generator synthesizing all necessary timing signals from a single full-rate clock signal. The frontend operates in three phases on each slice in alternation, see Fig. 6: First, during  $T_R$ , the slice is reset and its input settled to  $V_{CM}$ . Second, during  $T_S$ , the differential input signal Vin is amplified via windowed integration on the top-plate of the ADC sampling capacitor,  $V_{A/B,+/-}$ . Finally, during  $T_{conv}$ , the amplified signal is converted by the slice to the output word. The slices are 7-bit SAR ADCs that are loop-unrolled for speed and equipped with foreground calibration for the comparator offset. The slices' design is identical to [22] except for changes in the timing circuitry necessary to integrate the amplifier and a slightly increased capacitive DAC (CDAC) to retain the input voltage range of 600 mV<sub>pp,d</sub> after adding the



Fig. 7. Proposed floating inverter amplifier (FIA).

amplifier parasitics. In an optional bypass-mode included to verify the ADC stand-alone performance, the FIA is disabled and the input is directly sampled on the DAC top-plates by clock-boosted sampling transistors  $W=1.5 \,\mu m$  to minimize feed-through), similar to [22].

Our target front-end specification required >50dB SFDR, >38dB SNDR when operating at a conversion rate of  $\geq$ 1GS/s [9]. As the ADC slices described in [22] meet these specifications, the following sections focus on the driver design. Although the target application requires only cryogenic operation, the chip was designed also for RT operation to allow RT characterization, thus easing the chip testing, and also to showcase the state-of-the-art RT performance of the proposed architecture, which can be employed also in other non-cryogenic applications.

## A. Core FIA

The core differential amplifier, see Fig. 7 for the schematic and Table I for the device sizes, uses the same set of

| TABLE I         |
|-----------------|
| FIA CORE SIZING |

| Device                | $W_{finger}$ [µm] | L [nm] | N <sub>fingers</sub> |
|-----------------------|-------------------|--------|----------------------|
| M <sub>1/2</sub>      | 1.2               | 100    | 12                   |
| M <sub>3/4</sub>      | 2.4               | 100    | 12                   |
| M <sub>5/6,A/B</sub>  | 1.2               | 120    | 12                   |
| M <sub>7/8,A/B</sub>  | 2.4               | 120    | 12                   |
| M <sub>SW,A/B,P</sub> | 3                 | 40     | 8                    |
| M <sub>SW,A/B,N</sub> | 3                 | 40     | 8                    |
| $M_9$                 | 1.2               | 40     | 12                   |
| $M_{10}$              | 2.4               | 40     | 12                   |

amplifying inverters  $(M_1-M_4)$  for driving both ADC slices. Instantiating a separate amplifier for each slice would not result in a direct power penalty due to the fully dynamic operation but would require an extended amount of interslice calibration. The inverters are designed to deliver an output current signal for windowed integration, rather than settling to a voltage for the associated benefits in power efficiency [12], [16]. Therefore M<sub>1</sub>-M<sub>4</sub> are chosen with a length of 100 nm to increase the intrinsic gain of the amplifying transistors, approximating an integrating behavior.

Interleaving of the shared inverters is implemented by a separate set of cascodes ( $M_{5/6,A/B}-M_{7/8,A/B}$ ) and pass-gate reset switches (SW<sub>+/-,A/B</sub>) for each of the two slices (A, B) [15]. First, during  $T_R$ , see Fig. 6, SW<sub>+/-,A/B</sub>, controlled by  $R_{A/B}$ , reset the output of the amplifier to V<sub>CM</sub>. In case of a metastability event causing the previous ADC slice conversion time ( $T_{conv}$ ) to extend up to  $T_R$ , the *data out* bits are latched in their incomplete state and the CDAC undergoes a forced reset to avoid propagating the error to the following conversion. Then, during  $T_S$ , the cascodes connecting to the target slice are turned on using the  $S_{A/B}$  signal and the input signal is integrated on the cap-DAC top-plate. This windowed-integration operation during  $T_S$  dictates the circuit transfer function, which can be approximated as [16]:

$$|H(f)| = \frac{g_m T_S}{C_{DAC}} sinc(\pi T_S f)$$
(2)

where  $g_m$  is the differential-inverter transconductance, and  $C_{DAC}$  is the load capacitance. In addition to the limited intrinsic gain of the devices, deviations from this sinc shape are caused by the stray capacitance at the drain of the input transistors [16]. Both the cascodes as well as the reset switches contribute charge to the output node due to charge injection and clock feed-through. This charge signal is predominantly input signal independent common-mode, with a minor differential contribution creating a slight increase in offset. The duration of  $R_{A/B}$  and  $S_{A/B}$  can be configured in the timing generator, see Section III-B.  $S_{A/B}$  is shorter than 400 ps, leading to an output attenuation below 7% for a 0.5 GHz input compared to the DC gain, which is acceptable in the scope of our application. At the end of  $T_S$ , the slice conversion  $T_{conv}$ and supply reset supply-R are triggered. During supply-R, the amplifier's floating-supply capacitor C<sub>supply</sub> is reset via  $M_9/M_{10}$  to ground/ $V_{dd}$ , respectively. The process continues at the next clock edge with a reset on the other slice.

The choice of a floating supply allows for the stable definition of the output common mode without using a powerhungry full-rate common-mode feedback circuit [17], [18]. Since C<sub>supply</sub> is disconnected from the ground/V<sub>dd</sub> supply during  $T_S$ , it acts as a floating battery-like supply. As the current is now sourced from this floating supply, the amplifier has (ideally) no common-mode drive capability, and can therefore not alter the output common mode that was reset to  $V_{CM}$  during  $T_R$ . Both  $V_{CM}$  and  $V_{in}$  are nominally set to 550 mV, with the amplifier gain showing only minor variations withing a  $\pm 25 \,\mathrm{mV}$  common-mode range in RT simulations. In practice, the amplifier is not fully floating due to the parasitic capacitance of C<sub>supply</sub> and the core transistors towards the AC ground. The amplifiers common-mode specifications are especially important for the loop-unrolled ADC driven here, as the architecture has poor common-mode rejection caused by the common-mode dependence of the comparator offset [22]. Also the floating supply reduces the common mode gain to 0.5 in RT simulation for a small power overhead, while it would equal the differential gain without any common-mode control. With a full-scale differential output signal, the amplifier produces a 4 mV common-mode signal in extracted RT simulations, resulting in negligible comparator offset variation. This common mode signal is caused by second-order distortion in the signal inputs, that is canceled in the differential signal domain. The  $C_{supply}$  is designed to be large (1.3 pF), compared to the load cap  $(113 \, \text{fF})$ , largely avoiding the degenerative effect of the floating supply to enable a larger gain and sustained bandwidth during amplification. We did not target the narrow high-linearity condition outlined in [17] in favor of robustness, as the achieved linearity is sufficient for the application. The amplifier shows robust linearity performance over corners and temperature within the validity of the RT device models. The amplifier shows robust linearity performance over corners and temperature within the validity of the RT device models. This robustness, in combination with the analysis in Section II-B showing how a linearity comparable to RT can be reached at cryogenic temperatures by means of a threshold shift, was used to extrapolate the cryogenic linearity behavior after application of FBB. A detailed analysis of the linearity of capacitively degenerated inverter amplifiers can be found in [17].

The cascode-sampling scheme used here replaces an otherwise needed sampling switch at the output, while also providing a small boosting of the inverter output impedance. The limitation in boosting is caused by the cascodes' operation close to triode due to the full-swing  $S_{A/B}$  control signals. As the cascodes are not shared between slices A, B, mismatch in them causes differences in impedance boosting. This in turn adds a small gain error that can calibrated by the timing generator, see below. A downside of implementing interleaving with the cascodes is the introduced inter-slide feed-through via  $C_{DS}$  during  $S_{A/B}$  onto the top-plate of slice B/A. This feed-through happens during the sensitive conversion phase  $T_{conv,B/A}$ . To address this, different strategies can be employed: to cancel the feed-through, an additional pair



Fig. 8. Cascode layout a) standard, b) proposed layout with improved isolation.

of cross-coupled always-off transistors could be employed as done for the switches in [33] but at the cost of significant additional capacitive load and layout complexity. In [34], the coupling capacitance was minimized by spacing the source and drain contacts apart, thus minimizing the coupling capacitance. Here, we pursue a third approach for isolation, by increasing the diffusion-contact-to-gate distance of the cascode transistors to allow for metal shielding above the gate, see Fig. 8. RT simulations shows negligible feed-through due to the residual coupling through  $C_{DS}$ . In addition to implementing the interleaving, also turning the amplifier off during *supply-*R is ensured by the cascodes being open outside  $S_{A/B}$ . This removes the need for additional switches at the source of the input transistors M<sub>1</sub>-M<sub>4</sub> used in [17], and [18], which can cause additional source degeneration.

The design uses back-biasing for all core transistors to enhance operation at cryogenic temperatures. Most importantly, the input transistors M1-M4 need to be back-biased at cryogenic temperatures if using DC coupling, as discussed in Section II-B. By biasing the body of the input transistors separately  $(V_{bb,n+/-} \text{ and } V_{bb,p+/-})$ , we also allow for input offset cancellation. We target an offset of 1LSB to avoid significant SNDR degradation, which dictates the body-bias DAC resolution. For an expected gain of 7, an LSB of  $\approx 5 \text{ mV}$ at the ADC input, a body-bias factor  $\zeta = 0.25$ , and a total DAC range of 1.1 V we require approximately 8b resolution to cover the expected mismatch range when applying the body-bias to one of the four input transistors  $M_1$ - $M_4$ . To get a reliable pass-gate operation, the complementary transistors in SW<sub>+/-,A/B</sub> need to be back-biased, as discussed in Section II-A. And finally, back-bias can also be applied to the cascode transistors M<sub>5,A/B-8,A/B</sub> for additional swing, avoiding the cascode transistors driving the input pairs towards triode. According to RT simulation, we would be able to adjust for the expected increase in V<sub>th</sub> at cryogenic temperatures and recover the target driver linearity of  $>50 \, \text{dB}$ . In addition to enabling cryogenic operation, the adjustable body-bias also allows for compensation of the process spread affecting open-loop amplifiers, as the spread in the threshold can now be compensated in the field.

As discussed in Section II, FBB can cause leakage by forward-biasing the device diodes. To identify possible sources of leakage, we show a sketch of the amplifiers' well layout in Fig. 9, which does not differ from the usual layout in a triple-well process. The problematic diodes in this context are formed by the source/drain diffusion of transistors (labeled  $D_{S/D}$  in Fig. 9). All well-to-well diodes



Fig. 9. Well layout in the amplifier.



Fig. 10. Body-bias DAC providing all 8 back-bias voltages used in the amplifier in Fig. 7.

(D<sub>DNW,1</sub>, D<sub>DNW,2</sub> and D<sub>NW</sub>) are never forward biased for FBB within the supply rails. Among the D<sub>S/D</sub> diodes, the worst-case for leakage is found at the source of the cascodes  $M_{5,A/B}$ - $M_{8,A/B}$  when a full nominal supply is applied as FBB. During reset,  $M_1$ - $M_4$  are in triode and the supply is reset to the nominal ground/V<sub>dd</sub> rails. Hence, the forward voltage for the source-bulk diodes of the cascode is a full V<sub>dd</sub>. This leads to an estimated leakage of 58 nA from the PMOS cascode onto a node in reset, see discussion of Fig. 20, causing only additional power dissipation at a negligible magnitude in the context of our application. All other diodes carry less FBB, specifically the ones connecting to the ADC top-plate, and are therefore not expected to contribute measurable effects.

The static body-bias DAC uses a simple resistive ladder between ground and  $V_{dd}$ , which is tapped by a set of switches addressed by binary decoders, see Fig. 10. For compactness, the DAC uses the surrounding DNW to contain all PMOS circuitry, as explained in Section II-C. As the DAC is fully passive, decoupling is added at the output to isolate the resistive ladder from kickback. The small-size pass-gates implementing these switches must be operational for switching mid-rail voltages at cryogenic temperatures. To ensure that, in this prototype chip the switches themselves are also back-biased by externally supplied voltages V<sub>bb,n/p,ext</sub>. In a future iteration, these voltages can be generated with a low-resolution and low accuracy DAC, as the necessary body-bias for guaranteeing full functionality (around 0.4 V for NMOS, 0.7 V for PMOS) are easily switchable by switches without body-bias and lowprecision is acceptable for these biases. The DAC also allows for using the external voltages Vbb,n/p,ext instead of the resistive ladder, as well as read-back of the control voltages to detect abnormalities via V<sub>debug</sub>, connected to a pad.

# B. Timing Generation

The timing-generation block, see Fig. 5, produces all pulses shown in Fig. 6 from the full-rate input clock. The output of



Fig. 11. a) Primary pulse generator b) RT simulation of pulse-width control.

the pseudo-differential clock receiver is divided and aligned on the negative clock edge, while the primary pulse is initiated at each positive edge. The entire timing calibration block, except for the clock divider, is implemented with open-loop delays and combinational logic. This saves power compared to using the high-frequency clock required to produce all the phases and fine-grain adjustments necessary here. A DLL-based alternative would improve the robustness but at the cost of increased power consumption and design complexity. Care was therefore taken to make the delay-based logic robust to PVT variations by only using relative delays and carefully matching driving capabilities of parallel paths, thus achieving reliable operation from RT to 4.2 K.

The primary pulse generator (Fig. 11) is shared between both slices to avoid the additional calibration necessary to generate the control pulses via separate blocks. The produced pulses are multiplexed in the timing generator, see Fig. 5. Both  $T_R$  and  $T_S$  are ideally kept short to allow more conversion time for the ADC, and are adjustable from 120 ps to 400 ps. For applications requiring the FIA gain to be robust against extended PVT variations, circuit techniques as proposed in [35] can be employed. To generate this range, three functions are used: a full delay step  $(\Delta T)$  defined by the combined delays of two inverter delays and a pass-gate, a half step  $(\Delta T_{half})$  corresponding to two inverter delays, and a 5b binary weighed capacitor array for fine steps. While the main effect of adjusting  $T_S$  is varying the amplifier gain, the duration of  $T_S$  also affects the inherent filtering introduced by the windowed integration [16]. As the windowed integration corresponds to a *sinc* response, this could allow, for example, adjustment of the notch to reject a spurious out-of-band tone like mixer LO feed-through.

While most of the timing blocks are shared between the slices, the non-shared sections cause inter-slice mismatch, among which, the relative pulse timing mismatch  $\Delta T_{S,timing}$  and gain mismatch caused by pulse-width mismatch  $\Delta T_{S,PW}$ .  $\Delta T_{S,timing}$  is calibrated by a capacitor array with a 3b binary and 2b unary control, see Fig. 12 a), which allows for delay



Fig. 12. a) Timing calibration, b) pulse-width calibration, c) RT simulation of timing calibration, d) RT simulation of pulse-width calibration.



Fig. 13. a) Micrograph of the test chip; b) Micrograph of core analog blocks, c) Layout details of the amplifier core.

adjustments for each slice up to 40 ps in  $\approx$ 1 ps steps. The  $\Delta T_{S,PW}$  calibration allows for gain calibration by adjusting unary-coded inverter weights, see Fig. 12b), allowing to calibrate up to  $\pm$ 20 ps of mismatch per slice. The described calibration circuits are sufficient to reduce the interleaving spurs below 60 dBc in RT simulations. The total jitter contributed by the timing generation is about 0.5 ps/0.6 ps for the rising/falling edge of  $S_{A/B}$  in extracted simulation, and therefore not limiting the amplifiers SNR [16]. Typical quantum computing systems require spectral purity significantly beyond this level [36], resulting in no additional system constraints due to the amplifier.

#### **IV. MEASUREMENT RESULTS**

A micrograph of the test chip, implemented in a 40 nm LP bulk technology, is shown in Fig. 13 a), with more details of the analog core in b). In the amplifier layout (Fig. 13 c), we minimized the distance of the active devices to the body contacts, keeping it below 1  $\mu$ m for most of the circuit. The triple-well layout shown in Fig. 9 consumes more area than minimally required (approximately 4×), but such an increase is insignificant compared to the size of the floating capacitor C<sub>supply</sub> or the ADC slice.

The chip was tested in a dip-stick setup with chip-on-board assembly, similar to the test-setup in [9]. We concentrate on testing the ADC with the driver, as the stand-alone ADC achieves performance similar to [22] thanks to the minor changes in slice design. Both input and clock signals are provided by a single signal generator (SMA100B) and converted to differential signals by on-board baluns (BAL-3SMG). The conversion result is recorded at full rate in the on-chip SRAM and then read back via a low-speed opto-coupled



Fig. 14. Measured spectrum at 4.2 K a) without FBB, b) with FBB on the input pair, c) with FBB on the input pair and the reset switches, d) with FBB on the input pair, the reset switches and the cascodes. e) Spectrum at RT.

serial link to an RT FPGA for analysis. The timing and ADC slice calibrations are performed in the foreground via loop-back through the RT equipment. The calibration decks differ between RT and cryogenic temperature due to the drastic changes in transistor characteristics. For applications requiring background calibration due to higher expected PVT variations than in the target use case, calibration techniques as proposed in [37] may be applied. All reported measurements have been performed under the following conditions unless otherwise noted: all supplies are kept at the nominal value of 1.1 V, the amplifier input and output common mode are set to 550 mV, the gain is set to 6.6/8.9 at RT/4.2 K, corresponding to the same timing calibration setting ( $T_S$  code in Fig. 11b)). This gain was chosen as a representative value in the mid-range of available gain settings, see Fig. 18. SFDR/SNDR values are always excluding the spurs at DC and Nyquist, as these are outside the band of interest for the target application.

In Fig. 14, we activate the body-biasing for different parts of the circuit in succession to observe their influence on the amplifier performance. With no body-bias applied (Fig. 14 a), the circuit is still operational at 4.2 K but shows numerous spurious tones, with the 3rd harmonic dominating at 35.7 dB due to the input inverters entering weak inversion in the middle of the amplifier input voltage range, as discussed in Section II-B. In Fig. 14 b), turning on the FBB on the input pair (with 539/-669 mV for NMOS/PMOS similar to the expectation from Section II-B) leaves the 2nd harmonic as the dominating spur. This is attributed to the incomplete reset via SW<sub>+/-,A/B</sub> leaving significant differences in starting condition between the two slices. In Fig. 14 c), now activating a full V<sub>bb</sub> of FBB on the reset switches, the performance reaches the design target (SFDR  $> 50 \,\text{dB}$ ), with the 3rd harmonic dominating, This is expected to be caused by the input pair being compressed by the cascodes towards the edge of triode for part of the swing. In Fig. 14 d), a full V<sub>bb</sub> of FBB is also applied to the cascodes, achieving the optimal SFDR performance. It is important to note that in the body-bias calibration, the 8b body-bias DAC is necessary only for the input pair's offset cancellation and threshold compensation, as the switches and cascodes are operated at the inverted supply. The spectrum also demonstrates that the timing calibration reduces the gain and timing mismatch spurs sufficiently not to limit the amplifiers performance. Fig. 14 e) shows that RT performance is similar, but at slightly lower sampling speed, as discussed next.



Fig. 15. Measured a) SNDR/SFDR vs. fs @ Nyquist b) SNDR/SFDR vs fin.



Fig. 16. Measured a) INL/DNL, b) two-tone test.

In Fig. 15 a), we show the flexibility of the proposed amplifier over a wide range of sampling frequencies. The circuit has a speed advantage when operating at lower temperature, thanks to the speedup of the ADC logic [21]. As required, the SFDR stays over 50 dB at maximum sampling speed over the entire bandwidth (Fig. 15 b), in accordance with RT simulation expectation.

In Fig. 16 a) we show the circuits DNL and INL that is on the order of half an LSB, likely limited by the comparator calibration accuracy. In Fig. 16 b), a two-tone test, performed with two signal generators (both SMA100B) and a passive combiner, yields a maximum IM3 spur at 57dB. If exciting the input with a comb of continuous wave (CW) tones produced by a VSG (SMW200A) and removing one tone, we observe a multi-tone power ratio of 35.8dB (Fig. 17), indicating sufficient isolation between the channels.

The VGA functionality is demonstrated in Fig. 18 by setting the gain (4.0-7.9/7.7-10.4 at RT/4.2 K) by using the pulse-width control ( $T_S$ ) showcased in Fig. 11 b). The deviation from a linear scaling with  $T_S$  code is caused by the limited intrinsic gain of the amplifying transistors. The lower



Fig. 17. Multi-tone power ratio.



Fig. 18. Measured gain at RT/4.2 K; the x-axis is the same as in Fig. 11b.



Fig. 19. a) Measured magnitude response beyond first Nyquist band, b) SNDR vs  $f_{in}$ , c) SFDR vs  $f_{in}$ , 4.2 K@1GS/s, RT@0.9 GS/s.

TABLE II Gain Setting Overview

| $T_S$ setting            | min | nominal | max  |
|--------------------------|-----|---------|------|
| Gain@RT                  | 4.4 | 6.6     | 7.5  |
| $T_S$ @RT [ps]           | 172 | 256     | 317  |
| Gain@4.2K                | 8.3 | 8.9     | 10.3 |
| $T_S@4.2\mathrm{K}$ [ps] | 192 | 225     | 323  |

bound in the gain range is due to the impossibility of reliably triggering the ADC conversion with a very short  $T_S$  pulse. In a future redesign, this could be easily solved by using the wider *primary<sub>RS</sub>* pulse, see Fig. 6, to trigger the ADC. At RT, the maximum gain setting is limited by the time  $T_S$  reducing the conversion time available to the ADC slice, while this is not a limitation at 4.2 K thanks to the ADC slice being faster. The higher gain at cryogenic temperature can be traced to the increased g<sub>m</sub> at cryogenic temperature [29].

In Fig. 19, we explore the circuit behavior beyond the first Nyquist zone for various gain settings, while keeping a constant input signal amplitude and calibration. The amplifiers' output swing, normalized to the swing at low frequency, shows approximately the expected *sinc* shape of Eq. 2 and allows for estimation of  $T_S$  in the circuit, shown in Table II. The deviations from the ideal *sinc* shape are caused by the parasitic capacitance at the cascode node [16]. We can observe sustained SFDR performance >50 dB in the 3rd Nyquist zone, as SFDR tracks the driver output swing. The SNDR



Fig. 20. Back-bias leakage for the full DAC. The 4.2 K leakage on  $V_{bb,n,ext}$  was below the measurement floor ( $\approx 1 \times 10^{-7}$  A) and therefore not plotted.



Fig. 21. Measured power: a) 4.2 K for  $f_S = 1$  GS/s, b) RT for  $f_S = 0.9$  GS/s, c) simulated breakdown at RT.

performance drops as the swing reaching the ADC input is reduced due to the *sinc* shaped transfer characteristic reducing the circuit gain beyond the 2nd Nyquist zone significantly, limiting sub-sampling operation to this zone.

To estimate the junction leakage due to FBB, Fig. 20 reports the back-bias leakage of the full body-bias DAC, measured via V<sub>bb,n,ext</sub>/V<sub>bb,p,ext</sub> in Fig. 10. For the measurement, the biases are swept individually with the other terminal fixed to its nominal supply. The measured leakage is produced by a total width of 4.7 mm contributed by each NMOS/PMOS transistor in the decoders and switches of the body-bias DAC. As mentioned in Section II-C, this does include the DNW to PW diode leakage thus making the leakage in Fig. 20 an upper bound for a layout avoiding these diodes as in Fig. 9. At RT we measure significant leakage upon reaching the diode thresholds. At 4.2 K, we observe no leakage above the measurement noise floor of 100 nA for NMOS and up to 10 µA for the PMOS. Normalized to the total transistor width, this corresponds to a leakage below 20 pA/µm (2 nA/µm) for NMOS (PMOS) over the full FBB range, and below the measurement noise floor within the bias ranges used for the DAC in cryogenic measurements, i.e., 0.7/0.4 V for NMOS/PMOS in all measurements shown here. We did not find any signature possibly caused by diode leakage in any measurement, also when observing the DAC output voltages via V<sub>debug</sub>. This demonstrates that, except for extremely leakage-sensitive circuits, cryogenic-aware FBB opens new design options for bulk-CMOS circuits.

Looking at the power breakdown in Fig. 21, the power is approximately equally split between the ADC core and the FIA (including the timing generation for both the FIA and the ADC). Simulations at RT in Fig. 21 c) show that the core ADC power is dominated by the logic, while the FIA core and the timing generation use approximately the same power, about half of the combined power. Despite the need for timing circuitry for the dynamic amplifier, this performance results in a FOM<sub>W</sub> of 31.3 and 25.4 pJ/conv.-step at RT

|                              | This                | work                | Kiene, ESSCIRC<br>2022 [21] |                   | Kiene, JSSC<br>2023 [9] |                   | Kull, ISSCC<br>2013 | D. Li, JSSC<br>2020 | Duan, JSSC<br>2014 [31] | Malki, JSSC<br>2014 [14]  | Jiang, TCAS<br>2021 [16] | Miki, JSSC<br>2017 [11] |
|------------------------------|---------------------|---------------------|-----------------------------|-------------------|-------------------------|-------------------|---------------------|---------------------|-------------------------|---------------------------|--------------------------|-------------------------|
| Temperature [K]              | RT                  | 4.2                 | RT                          | 4.2               | RT                      | 4.2               | RT                  | RT                  | RT                      | RT                        | RT                       | RT                      |
| Architecture                 | TL                  | SAR TI SAR          |                             | TI SAR            |                         | SAR               | SAR                 | TI SAR              | SAR                     | TI SAR                    | TI SAR                   |                         |
| Max f <sub>s</sub> [MS/s]    | 900                 | 1000                | 1000                        |                   | 900                     | 1000              | 1300                | 900                 | 12800                   | 80                        | 2000                     | 2000                    |
| Resolution [bit]             |                     | 7                   | 7                           |                   | 6                       | -8                | 8                   | 7                   | 7                       | 10                        | 7                        | 8                       |
| Technology [nm]              | 4                   | 10                  | 40                          |                   | 4                       | 0                 | 32                  | 40                  | 65                      | 40                        | 40                       | 40                      |
| Supplies [V]                 | 1                   | 1                   | 1.1                         |                   | 1.1,                    | 2.5               | 1                   | 1.1                 | 1.2                     | 1.1                       | 1.2/0.9                  |                         |
| SNDR@Nyquist [dB]            | 38.2                | 38.7                | 38.2                        | 41.1              | 33.4                    | 36.2              | 39.3                | 39.7                | 26.4                    | 52.3                      | 36.4                     | 39.4                    |
| SFDR@Nyquist [dBc]           | >50                 | >50                 | >50                         | >50               | 48.4                    | 48.5              | 49.6                | 54.8                | 32.4                    | 55 <sup>3</sup>           | 47.8                     | 55                      |
| Power [mW]                   | 1.871,2             | 1.79 <sup>1,2</sup> | 1.94 <sup>1</sup>           |                   | 10.3 <sup>1</sup>       | 10.6 <sup>1</sup> | 3.1                 | 2.6                 | 162                     | 2.86 (7.16 <sup>2</sup> ) | 7.62                     | 54.2                    |
| FoM <sub>w</sub> [fJ/c.step] | 31.3 <sup>1,2</sup> | 25.4 <sup>1,2</sup> | 29.2 <sup>1</sup>           | 20.9 <sup>1</sup> | 260 <sup>1</sup>        | 200 <sup>1</sup>  | 28                  | 36.6                | 740                     | 106 (267²)                | 70.8                     | 355                     |
| Core area [mm <sup>2</sup> ] | 0.0                 | 42 <sup>1,2</sup>   | 0.0421                      |                   | 0.0                     | 45 <sup>1</sup>   | 0.0015              | 0.014               | 0.23                    | 0.065                     | 0.0082                   | 0.54                    |
| ADC driver                   |                     | /                   | ×                           |                   | >                       | <b>K</b>          | ×                   | ×                   | $\checkmark$            | 1                         | 1                        | $\checkmark$            |

| TABLE III        |
|------------------|
| COMPARISON TABLE |

<sup>1</sup>Full ADC, clock receiver and all timing circuitry <sup>2</sup>including amplifier <sup>3</sup>estimated from plot

and 4.2 K, respectively, with the FIA core power (excluding the timing) degrading the  $FOM_W$  by only 6.6/5.5 pJ/conv.-step at RT/4.2 K, thus demonstrating the efficiency of the proposed driver.

When compared to prior ADCs with similar sample rate and resolution at RT and 4.2 K in Table III, the proposed ADC achieves comparable FOM<sub>W</sub> while also including the driving amplifier. Among the ADCs including a driver, we improve the FOM<sub>W</sub> by  $2\times$  over the state-of-the-art at RT and report the first ADC with a dynamic driver at 4.2 K.

### V. CONCLUSION

In this paper, we have presented an FIA amplifier driving a time-interleaved SAR ADC at RT and 4.2 K. The driver pioneers the extensive usage of FBB in bulk technologies in cryo-CMOS analog circuit design, thus enabling cryo-CMOS designers to use techniques and topologies that were usually confined to RT applications. The proposed driver uses an effective combination of dynamic amplification, floating supply, cascode sampling and cryogenic-aware FBB to efficiently drive interleaved SAR ADCs. The design also shows the reliable performance of a dynamic amplifier under an extreme temperature variation, irrespective of the drastic changes in all transistor parameters. To the authors' knowledge, this is the first reported dynamic ADC driver operating at cryogenic temperatures. Furthermore, the proposed circuit achieves the best FOM among state-of-the-art RT ADC with a driver and comparable FOM among cryogenic and RT ADC operating at similar sampling speeds and resolution while also including the driver.

#### ACKNOWLEDGMENT

The authors would like to thank Intel Corporation for funding, Europractice for MPW services, and Atef Akhnoukh and Zu-Yao Chang for technical support.

#### REFERENCES

 M. Reiher, N. Wiebe, K. M. Svore, D. Wecker, and M. Troyer, "Elucidating reaction mechanisms on quantum computers," *Proc. Nat. Acad. Sci. USA*, vol. 114, no. 29, pp. 7555–7560, Jul. 2017.

- [2] J. Gambetta. (2021). Quantum-Centric Supercomputing: The Next Wave of Computing. [Online]. Available: https://research.ibm.com/blog/nextwave-quantum-centric-supercomputing
- [3] S. G. J. Philips et al., "Universal control of a six-qubit quantum processor in silicon," *Nature*, vol. 609, no. 7929, pp. 919–924, Sep. 2022.
- [4] M. H. Abobeih et al., "Fault-tolerant operation of a logical qubit in a diamond quantum processor," *Nature*, vol. 606, no. 7916, pp. 884–889, Jun. 2022.
- [5] L. M. K. Vandersypen et al., "Interfacing spin qubits in quantum dots and donors—Hot, dense, and coherent," *npj Quantum Inf.*, vol. 3, no. 1, p. 69, Sep. 2017.
- [6] B. Patra et al., "Cryo-CMOS circuits and systems for quantum computing applications," *IEEE J. Solid-State Circuits*, vol. 53, no. 1, pp. 309–321, Jan. 2018.
- [7] J. M. Hornibrook et al., "Frequency multiplexing for readout of spin qubits," *Appl. Phys. Lett.*, vol. 104, no. 10, Mar. 2014, Art. no. 103108.
- [8] J. Park et al., "A fully integrated cryo-CMOS SoC for state manipulation, readout, and high-speed gate pulsing of spin qubits," *IEEE J. Solid-State Circuits*, vol. 56, no. 11, pp. 3289–3306, Nov. 2021.
- [9] G. Kiene et al., "A 1-GS/s 6–8-b cryo-CMOS SAR ADC for quantum computing," *IEEE J. Solid-State Circuits*, vol. 58, no. 7, pp. 2016–2027, Jul. 2023.
- [10] S. Van Winckelt et al., "A 28 nm 6.5–8.1 GHz 1.16 mW/qubit cryo-CMOS system-an-chip for superconducting qubit readout," in *Proc. IEEE 48th Eur. Solid State Circuits Conf. (ESSCIRC)*, Sep. 2022, pp. 61–64.
- [11] T. Miki, T. Ozeki, and J.-I. Naka, "A 2-GS/s 8-bit time-interleaved SAR ADC for millimeter-wave pulsed radar baseband SoC," *IEEE J. Solid-State Circuits*, vol. 52, no. 10, pp. 2712–2720, Oct. 2017.
- [12] K. Bult, M. S. Akter, and R. Sehgal, "High-efficiency residue amplifiers," in *Low-Power Analog Techniques, Sensors for Mobile Devices,* and Energy Efficient Amplifiers. Cham, Switzerland: Springer, 2019, pp. 253–296.
- [13] L. R. Carley and T. Mukherjee, "High-speed low-power integrating CMOS sample-and-hold amplifier architecture," in *Proc. IEEE Custom Integr. Circuits Conf.*, May 1995, pp. 543–546.
- [14] B. Malki, T. Yamamoto, B. Verbruggen, P. Wambacq, and J. Craninckx, "A 70 dB DR 10 b 0-to-80 MS/s current-integrating SAR ADC with adaptive dynamic range," *IEEE J. Solid-State Circuits*, vol. 49, no. 5, pp. 1173–1183, May 2014.
- [15] B. Malki, B. Verbruggen, E. Martens, P. Wambacq, and J. Craninckx, "A 150 kHz–80 MHz BW discrete-time analog baseband for Software-Defined-Radio receivers using a 5th-order IIR LPF, active FIR and a 10 bit 300 MS/s ADC in 28 nm CMOS," *IEEE J. Solid-State Circuits*, vol. 51, no. 7, pp. 1593–1606, Jul. 2016.
- [16] W. Jiang, Y. Zhu, C.-H. Chan, B. Murmann, and R. P. Martins, "A 7-bit 2 GS/s time-interleaved SAR ADC with timing skew calibration based on current integrating sampler," *IEEE Trans. Circuits Syst. I, Reg. Papers*, vol. 68, no. 2, pp. 557–568, Feb. 2021.
- [17] M. S. Akter, K. A. A. Makinwa, and K. Bult, "A capacitively degenerated 100-dB linear 20–150 MS/s dynamic amplifier," *IEEE J. Solid-State Circuits*, vol. 53, no. 4, pp. 1115–1126, Apr. 2018.

- [18] L. Shen et al., "A two-step ADC with a continuous-time SAR-based first stage," *IEEE J. Solid-State Circuits*, vol. 54, no. 12, pp. 3375–3385, Dec. 2019.
- [19] X. Tang et al., "An energy-efficient comparator with dynamic floating inverter amplifier," *IEEE J. Solid-State Circuits*, vol. 55, no. 4, pp. 1011–1022, Apr. 2020.
- [20] J. P. G. van Dijk, M. Babaie, E. Charbon, A. Vladimircscu, and F. Sebastiano, "Characterization and model validation of mismatch in nanometer CMOS at cryogenic temperatures," in *Proc. 48th Eur. Solid-State Device Res. Conf. (ESSDERC)*, Sep. 2018, pp. 246–249.
- [21] J. van Dijk et al., "Cryo-CMOS for analog/mixed-signal circuits and systems," in *Proc. IEEE Custom Integr. Circuits Conf. (CICC)*, Mar. 2020, pp. 1–8.
- [22] G. Kiene, A. G. Sreenivasulu, R. W. J. Overwater, M. Babaie, and F. Sebastiano, "Cryogenic comparator characterization and modeling for a cryo-CMOS 7b 1-GSa/s SAR ADC," in *Proc. IEEE 48th Eur. Solid State Circuits Conf. (ESSCIRC)*, Sep. 2022, pp. 53–56.
- [23] H. Bohuslavskyi et al., "Cryogenic characterization of 28-nm FD-SOI ring oscillators with energy efficiency optimization," *IEEE Trans. Electron Devices*, vol. 65, no. 9, pp. 3682–3688, Sep. 2018.
- [24] R. Overwater, M. Babaie, and F. Sebastiano, "Cryogenic-aware forward body biasing in bulk CMOS," *IEEE Electron Device Lett.*, early access, Nov. 29, 2023.
- [25] P. A. T. Hart, M. Babaie, A. Vladimirescu, and F. Sebastiano, "Characterization and modeling of self-heating in nanometer bulk-CMOS at cryogenic temperatures," *IEEE J. Electron Devices Soc.*, vol. 9, pp. 891–901, 2021.
- [26] E. Alpman, H. Lakdawala, L. R. Carley, and K. Soumyanath, "A 1.1 V 50 mW 2.5 Gs/s 7b time-interleaved C-2C SAR ADC in 45 nm LP digital CMOS," in *IEEE Int. Solid-State Circuits Conf. (ISSCC) Dig. Tech. Papers*, Feb. 2009, pp. 76–77.
- [27] X. Huang et al., "Actively multiplexed  $\mu$ ECoG brain implant system with incremental- $\Delta\Sigma$  ADCs employing bulk-DACs," *IEEE J. Solid-State Circuits*, vol. 57, no. 11, pp. 3312–3323, Nov. 2022.
- [28] M. Babaie, E. Charbon, A. Vladimirescu, and F. Sebastiano, "Characterization and modeling of mismatch in cryo-CMOS," *IEEE J. Electron Devices Soc.*, vol. 8, pp. 263–273, 2020.
- [29] R. M. Incandela, L. Song, H. Homulle, E. Charbon, A. Vladimirescu, and F. Sebastiano, "Characterization and compact modeling of nanometer CMOS transistors at deep-cryogenic temperatures," *IEEE J. Electron Devices Soc.*, vol. 6, pp. 996–1006, 2018.
- [30] T. Huizinga, M. Babaie, A. Vladimirescu, and F. Sebastiano, "Integrated cryo-CMOS temperature sensors for quantum control ICs," in *Proc. IEEE 15th Workshop Low Temp. Electron. (WOLTE)*, Jun. 2022, pp. 1–4.
- [31] D. P. Foty, "Impurity ionization in MOSFETs at very low temperatures," *Cryogenics*, vol. 30, no. 12, pp. 1056–1063, Dec. 1990.
- [32] J. Zhang, Z. Wang, R. Wang, Z. Sun, and R. Huang, "Body bias dependence of bias temperature instability (BTI) in bulk FinFET technology," *Energy Environ. Mater.*, vol. 5, no. 4, pp. 1200–1203, Oct. 2022.
- [33] L. Kull et al., "A 90 GS/s 8b 667 mW 64x interleaved SAR ADC in 32 nm digital SOI CMOS," in *IEEE Int. Solid-State Circuits Conf.* (ISSCC) Dig. Tech. Papers, Feb. 2014, pp. 378–379.
- [34] Y. Duan and E. Alon, "A 12.8 GS/s time-interleaved ADC with 25 GHz effective resolution bandwidth and 4.6 ENOB," *IEEE J. Solid-State Circuits*, vol. 49, no. 8, pp. 1725–1738, Aug. 2014.
- [35] H. Yoon, C. Lee, T. Kim, Y. Kwon, and Y. Chae, "A 65-dB-SNDR pipelined SAR ADC using PVT-robust capacitively degenerated dynamic amplifier," *IEEE J. Solid-State Circuits*, vol. 58, no. 4, pp. 961–971, Apr. 2023.
- [36] J. Gong, E. Charbon, F. Sebastiano, and M. Babaie, "A cryo-CMOS PLL for quantum computing applications," *IEEE J. Solid-State Circuits*, vol. 58, no. 5, pp. 1362–1375, May 2023.
- [37] A. M. A. Ali et al., "A 12-b 18-GS/s RF sampling ADC with an integrated wideband track-and-hold amplifier and background calibration," *IEEE J. Solid-State Circuits*, vol. 55, no. 12, pp. 3210–3224, Dec. 2020.



Gerd Kiene (Member, IEEE) received the M.Sc. degree in physics from Heidelberg University, Heidelberg, Germany, in 2018. He is currently pursuing the Ph.D. degree with the Quantum Integrated Circuits Group, Delft University of Technology, Delft, The Netherlands. He is an Analog Design Engineer with Rohde and Schwarz, Germany. His research interests include cryogenic electronics, mixed-signal design, application-specific scientific instrumentation, and novel computing paradigms.



**Ramon W. J. Overwater** received the B.S. degree in electrical engineering, the M.S. degree (cum laude) in micro-electronics, and the M.S. degree in computer engineering from the Delft University of Technology, Delft, The Netherlands, in 2016 and 2019, respectively, where he is currently pursuing the Ph.D. degree in cryogenic electrical engineering. His research interests include cryogenic electronic characterization, mixed-signal design, and high-performance computing.



Masoud Babaie (Senior Member, IEEE) received the B.Sc. degree (Hons.) in electrical engineering from the Amirkabir University of Technology, Tehran, Iran, in 2004, the M.Sc. degree in electrical engineering from the Sharif University of Technology, Tehran, in 2006, and the Ph.D. degree (cum laude) in electrical engineering from the Delft University of Technology, Delft, The Netherlands, in 2016.

From 2006 to 2011, he was with the Kavoshcom Research and Development Group, Tehran,

where he was involved in designing wireless communication systems. From 2014 to 2015, he was a Visiting Scholar Researcher with the Berkeley Wireless Research Center, Berkeley, CA, USA. In 2016, he joined the Delft University of Technology, where he is currently an Associate Professor. He has authored or coauthored one book, three book chapters, 11 patents, and more than 90 peer-reviewed technical articles. His research interests include RF/millimeter-wave integrated circuits and systems for wireless communications and cryogenic electronics for quantum computation.

Dr. Babaie was a co-recipient of the 2015–2016 IEEE Solid-State Circuits Society Pre-Doctoral Achievement Award, the 2019 IEEE ISSCC Demonstration Session Certificate of Recognition, the 2020 IEEE ISSCC Jan Van Vessem Award for Outstanding European Paper, the 2022 IEEE CICC Best Paper Award, and the 2023 IEEE IMS Best Student Paper Award (second place). He received the Veni Award from The Netherlands Organization for Scientific Research (NWO), in 2019. He serves on the Technical Program Committee for the IEEE International Solid-State Circuits Conference (ISSCC). He serves as the Co-Chair for the Emerging Computing Devices and Circuits Subcommittee of the IEEE European Solid-State Circuits Conference (ESSCIRC).



Fabio Sebastiano (Senior Member, IEEE) received the B.Sc. and M.Sc. degrees (cum laude) in electrical engineering from the University of Pisa, Italy, in 2003 and 2005, respectively, the M.Sc. degree (cum laude) from the Sant'Anna School of Advanced Studies, Pisa, Italy, in 2006, and the Ph.D. degree from the Delft University of Technology, The Netherlands, in 2011.

From 2006 to 2013, he was with NXP Semiconductors Research, Eindhoven, The Netherlands, where he conducted research on fully inte-

grated CMOS frequency references, nanometer temperature sensors, and area-efficient interfaces for magnetic sensors. In 2013, he joined the Delft University of Technology, where he is currently an Associate Professor. He has authored or coauthored one book, 11 patents, and more than 100 technical publications. His main research interests include cryogenic electronics, quantum computing, sensor read-outs, and fully integrated frequency references.

Dr. Sebastiano was a co-recipient of several awards, including the 2008 ISCAS Best Student Paper Award, the 2017 DATE Best IP Award, the ISSCC 2020 Jan van Vessem Award for Outstanding European Paper, and the 2022 IEEE CICC Best Paper Award. He has serving on the Technical Program Committee of ISSCC and the IEEE RFIC Symposium. He has been serves on the Program Committee of IMS. He served as the Guest Editor for IEEE JOURNAL OF SOLID-STATE CIRCUITS. He serving as an Associate Editor for IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION SYSTEMS and IEEE JOURNAL OF SOLID-STATE CIRCUITS. He has served as a Distinguished Lecturer for the IEEE Solid-State Circuit Society.