A Compact 3.9-4.7 GHz, 0.82 mW All-Digital PLL with 543 fs RMS Jitter in 28 nm CMOS | IEEE Conference Publication | IEEE Xplore