A 1.2 – 6.4 GHz clock generator with a low-power DCO and programmable multiplier in 40-nm CMOS | IEEE Conference Publication | IEEE Xplore