A fractional-N DPLL with adaptive spur cancellation and calibration-free injection-locked TDC in 65nm CMOS | IEEE Conference Publication | IEEE Xplore