

Received 12 October 2022, accepted 25 October 2022, date of publication 28 October 2022, date of current version 7 November 2022. *Digital Object Identifier 10.1109/ACCESS.2022.3217919*

# **RESEARCH ARTICLE**

# Evaluation and Perspective of Analog Low-Dropout Voltage Regulators: A Review

TAN YEE CHYAN<sup>1</sup>, HARIKRIS[HN](https://orcid.org/0000-0001-9519-073X)AN RAMIA[H](https://orcid.org/0000-0003-3505-6525)<sup>©2</sup>, (Senior Member, IEEE), S. F. WAN M[UH](https://orcid.org/0000-0002-2794-1324)AMAD HATTA®2, (Senior Member, IEEE[\), N](https://orcid.org/0000-0002-3579-8740)AI SHYAN LAI<sup>3</sup>, CHEE-CHEOW LIM<sup>3</sup>, YONG CHEN<sup>(D4,5,6</sup>, (S[en](https://orcid.org/0000-0003-2821-648X)ior Member, IEEE), PUI-IN MAK<sup>(D4,5,6</sup>, (Fellow, IEEE), AND RUI P. MARTINS  $\mathbf{P}^{4,5,6}$ , (Fellow, IEEE)

<sup>1</sup> Department of Electronic Engineering, Faculty of Green Engineering and Technology, Universiti Tunku Abdul Rahman, Kampar, Perak 31900, Malaysia <sup>2</sup>Department of Electrical Engineering, Faculty of Engineering, University of Malaya, Kuala Lumpur 50603, Malaysia

<sup>3</sup> School of Engineering, Asia Pacific University of Technology and Innovation, Kuala Lumpur 57000, Malaysia

<sup>6</sup>Department of ECE, Faculty of Science and Technology, University of Macau, Macau, China

Corresponding author: Harikrishnan Ramiah (hrkhari@um.edu.my)

This work was supported in part by the Research University (RU) Grant—Faculty Program under Grant GPF056B-2020 and Grant MG012-2022; in part by the Science and Technology Development Fund, Macau, SAR, under Grant FDCT 0036/2020/AGJ; and in part by SKL-AMSV (UM)-2020–2022.

**ABSTRACT** Low-dropout regulators (LDOs) are widely adopted in power management integrated circuits (PMICs) and serve as a bridge between the switching regulators and individual on-chip modules to provide a smooth, regulated output voltage. Compared to digital LDOs (DLDOs), analog LDOs (ALDOs) lead in the advantage of low output ripple and large power supply rejection (PSR). However, the preference of achieving high performance in terms of load transient, high PSR, good load and line regulation, while maintaining a low quiescent current and low dropout voltage for high efficiency, remains the key challenge in ALDO design. For operation with a low quiescent current, the bandwidth is reduced due to low transconductance, resulting in the limited gate driving capabilities in terms of charging and discharging the large gate capacitance of the pass or output transistor. In addition, the preference for system-on-chip design in the absence of large off-chip capacitors arises stability issues. In this paper, recent reported state-of-the-art architectures for ALDOs are revisited and reviewed. The performance of these ALDOs is compared and their applications are investigated.

**INDEX TERMS** Linear low-dropout regulators (LDOs), power management integrated circuits (PMICs), analog LDOs (ALDO), capacitor-less output, adaptive biasing, bulk modulation, power supply rejection (PSR), flipped voltage follower (FVF), charge pump.

# **I. INTRODUCTION**

The industrial revolution known as Industry 4.0 has inspired the explosive growth of personal mobile and portable devices. The Internet of Things (IoT) and Internet of Everything (IoE) represent the core of Industry 4.0 [1], [2] and are crucial to cater to the growing demand for technologies based on mobile and portable devices, such as radio frequency identification (RFID) [3], smart factories equipped with advanced technologies, machine-to-machine (M2M) and machine-to-

The associate editor coordinating the [rev](https://orcid.org/0000-0003-3991-4929)iew of this manuscript and approving it for publication was Zhilei Yao<sup>D</sup>.

human (M2H) communication [4], along with IoT edge sensors [5]. As these applications of IoTs are now becoming mainstream, system-on-chip (SoC) modules are a viable option [6] due to the wide variety of such applications. SoCs consist of multiple individual blocks, with dedicated voltage, power and current requirements, as shown in Fig. 1, which illustrates the power management IC (PMIC) module for IoT applications [7]. The integration of these individual blocks into the SoC platform, as shown in Fig. 2, can reduce the need for bulky off-chip components such as discrete inductors and capacitors, while conforming to the increasing demand for power [8].

<sup>4</sup>State-Key Laboratory of Analog and Mixed-Signal VLSI, University of Macau, Macau, China

<sup>5</sup> Institute of Microelectronics, University of Macau, Macau, China

The conversion efficiency of a PMIC becomes critical with limited battery life in IoT devices. For example, with massive deployment and distribution of IoT sensors, frequent battery replacement is challenging or near impossible, which is further complicated with the integration of limited capacity batteries for IoT miniaturization [5]. These challenges give rise to the need to design PMICs and LDOs for an SoC with low current consumption [5] and high conversion efficiency for extended battery life [7]. Furthermore, concerns over safety and pollution of the environment arise from the battery disposal process [2]. To address these issues, various energy-harvesting techniques have been developed, such as radio frequency (RF) [9], [10], [11], [12], [13], vibration [13], photovoltaic [13], [14], thermoelectric [15], and piezoelectric [16] methods. Compared to the other energy-harvesting techniques, RF energy harvesting (RFEH) has the key advantage of high reliability in the energy source (in far-field RFEH) and the small physical form factor of the transducer (antenna) [10]. With design techniques such as maximum power point tracking (MPPT) [16] and simultaneous wireless information and power transfer (SWIPT) [11], RFEH is becoming a viable solution as designers take advantage of mainstream short-range low-power (LP) communication methods such as WiFi or Bluetooth low-energy (BLE), which operates in the 2.45 GHz band, to design more compact and cheaper IoT sensors [12]. Depending on the power requirement of different IoT applications, IoT modules may be fully battery-less [1], [2], [3] or may use a combination of energy harvesting and energy storage, such as a supercapacitor or battery [16], which provides flexibility in terms of power supply options for IoT applications. Despite the milestone offered by energy harvesting solutions, fluctuations in the available energy for harvesting require the integration of a power management unit (PMU), which is crucial for providing a stable supply voltage to the modules in IoT sensors [2], [9], [12], [13], [14], [15], [16]. As shown in Figs. 1 to 3, the PMIC modules or PMUs in a typical SoC consist of switching power converters at the input, and the LDO which bridges the output of the switching converter to the individual blocks in the SoC to achieve low ripple in the supply voltage [17], [18].

The LDOs used in PMICs and PMUs can be categorized into DLDOs, ALDOs, and hybrid LDOs, which combine analog and digital LDOs within the control circuit. Compared to ALDOs, DLDOs can perform better under low-voltage conditions as they do not suffer in stability with incurred compensation issues and it is processed scalable [19]. However, the bottleneck due to power supply rejection (PSR) and output voltage ripple remains the key design challenge in DLDOs [18]. Furthermore, the requirement for a clock signal in DLDOs gives an additional challenge in terms of reducing the current consumption or the quiescent current of a DLDO and consequently limits efforts to improve its efficiency [19], [20]. ALDOs exhibit better performance in terms of voltage ripple and superior PSR compared to DLDOs [20], although continuous process scaling resulting in chip area downsizing and the reduction or elimination of exter-



**FIGURE 1.** PMIC for IoT applications [7].



**FIGURE 2.** SoC solutions with integrated PMIC modules [8].



**FIGURE 3.** RFEH SoC solutions with integrated PMUs [3].

nal components present new design challenges for ALDOs [21]. ALDOs with large output capacitor has better load transient response compared to ALDOs without large offchip capacitor, in which the output voltage droop is buffered by the large external capacitor [18]. Despite the advantage of good load transient response and PSR, the large output capacitor has to be integrated externally, as the capacitor consumes larger area for an on-chip integration [22] and even occupying relatively larger printed circuit board (PCB) area in the miniaturization of modern discrete circuits [23]. Thus, output-capacitorless LDOs (OCL-LDO) architectures are preferred for the minimum form factor and pin counts in



**FIGURE 4.** Basic architecture of the classic LDO.



**FIGURE 5.** Output voltage of an LDO showing the output voltage droop,  $\Delta V_{\text{OUT}}$ , response time,  $T_{Rs}$ , and recovery time  $T_{Rc}$ , during transient load.

the applications of IoT [1], [2], [3], [4], [5], [6], [7], [8], IoE [20] and RFID [3].

To address these design bottlenecks, innovative architectures and circuit design techniques for ALDOs have been proposed in recent years. Brief reviews were presented in [18] and [22], which addressed the recent advances in linear LDOs. However, more detailed comparison and benchmarking are needed to evaluate the performance of these state-ofthe-art LDO architectures, in terms of the critical parameters and the design constraints. In this paper, circuit architectures and design techniques for LDOs are reviewed and discussed. The structure of this paper is as follows. The performance indicators used for the ALDOs and the respective design constraints based on the critical parameters are discussed in the subsequent section. In Section III, architecture and design technique for various state-of-the-art ALDOs are reviewed and discussed. Section IV presents a comparison of the performance in recent reported state-of-the-art ALDOs. In the last section, the conclusion and future directions for research on ALDOs are given.

# **II. PERFORMANCE INDICATORS FOR LDOs**

The primary role of an LDO is to provide a regulated voltage with low ripple to the individual functional blocks in an SoC

by filtering the residual ripples from the switching converters. The basic architecture of an LDO is shown in Fig. 4. It is defined based on an operational amplifier (opamp) which is configured as an error amplifier to control the pass transistor, *M*<sub>P</sub>, in order to provide a regulated output voltage,  $V_{\text{OUT}}$ . The LDO must be able to provide a fast response time,  $T_{\text{Rs}}$  and recovery time,  $T_{\text{Rc}}$ , against a load transient with an edge time,  $T_{\text{edge}}$ , as shown in Fig. 5 [22].

# A. DROPOUT VOLTAGE AND EFFICIENCY

The voltage drop between the input and output of the LDO is known as the dropout voltage. The mathematical relation between the input voltage,  $V_{DD}$ , the output voltage,  $V_{OUT}$ , and the dropout voltage,  $V_{\text{DO}}$ , can be expressed as:

<span id="page-2-0"></span>
$$
V_{DO} = V_{DD} - V_{OUT} \tag{1}
$$

To reduce the power loss due to dropout voltage, *VDO* must be kept small, and is typically in the range of 200 mV for state-of-the-art architectures [23], [24], [25]. There have also been reports of design innovations that have achieved smaller dropout voltages [26], [27], [28], [29], [30], [31], [32], [33], [34], with some reaching as low as  $50 \text{ mV}$  [35], [36]. A low dropout voltage is crucial in terms of increasing the power efficiency,  $\eta_{\text{power}}$ , of the LDO [19]:

<span id="page-2-1"></span>
$$
\eta_{power} = \frac{I_{OUT}}{I_{OUT} + I_Q} \cdot \frac{V_{DD} - V_{DO}}{V_{DD}} = \frac{I_{OUT}}{I_{OUT} + I_Q}
$$

$$
\cdot \frac{V_{OUT}}{V_{OUT} + V_{DO}} \tag{2}
$$

where  $I_{\text{OUT}}$  is the output current delivered to the load and  $I_{\text{O}}$ is the quiescent current consumed by the LDO control circuit. In addition to the power efficiency, an LDO is commonly benchmarked based on the parameter of current efficiency,  $\eta_{\text{current}}$ , which can be given as [19]:

$$
\eta_{current} = \frac{I_{OUT}}{I_{OUT} + I_Q}.\tag{3}
$$

# B. FIGURE-OF-MERIT (FoM) ON LOAD TRANSIENT **RESPONSE**

Several versions of the figure-of-merit (FoM) have been defined in several prior works to benchmark the load transient performance of an LDO [36], [37], [38], [39], [40], [41], [42], [43], [44], [45], [46], [47], [48], [49], [50], [51], [52], [53], [54], [55], [56]. To evaluate the transient response of an LDO with respect to the change in the load current, two FoMs were proposed in [37]. The first of these is defined based on the response time,  $T_{\text{Rs}}$ , output capacitance,  $C_{\text{OUT}}$ , change in output voltage,  $\Delta V_{\text{OUT}}$ , quiescent current,  $I_{\text{Q}}$ , and maximum load current, *I*<sub>OUT(MAX)</sub>, as follows:

$$
FoM_1 = T_{Rs} \cdot \frac{I_Q}{I_{OUT(MAX)}} = \frac{C_{OUT} \cdot \Delta V_{OUT} \cdot I_Q}{I_{OUT(MAX)}^2} \tag{4}
$$

where  $T_{\text{Rs}}$  is defined as:

<span id="page-2-2"></span>
$$
T_{Rs} = \frac{C_{OUT} \cdot \Delta V_{OUT}}{I_{OUT(MAX)}}
$$
 (5)

The second FoM addresses the issue of process dependency [37], as follows:

$$
FoM_2 = \frac{FoM_1}{FO4} = \frac{C_{OUT} \cdot \Delta V_{OUT}}{FO4 \cdot I_{OUT(MAX)}} \cdot \frac{I_Q}{I_{OUT(MAX)}} \tag{6}
$$

where *FO4* is the estimated fan-out of four delays of the process [37].

*FoM*<sup>1</sup> and *FoM*<sup>2</sup> serve as performance indicators relating to the output capacitance,  $C_{\text{OUT}}$ , output voltage droop,  $\Delta V_{\text{OUT}}$ , maximum output current,  $I_{\text{OUT}(MAX)}$ , and quiescent current, *I*Q. *FoM*<sup>1</sup> and *FoM*<sup>2</sup> have units of time, in *ps*, where a lower value indicates better performance, with a smaller output capacitance. *FoM*<sup>1</sup> and *FoM*<sup>2</sup> have been widely adopted for benchmarking in many state-of-the-art works [29], [30], [31], [32], [33], [34], [35]. Several authors have modified *FoM*<sup>1</sup> and *FoM*<sub>2</sub> for the purpose of benchmarking. In [38], the process scaling factor was included in *FoM*1, and subsequently defined as *FoM*3:

$$
FoM_3 = \frac{C_{OUT} \cdot \Delta V_{OUT} \cdot I_Q}{\alpha \cdot I_{OUT(MAX)}^2} \tag{7}
$$

where  $\alpha$  represents the process scaling factor. Since the edge time of the load transient is not included in *FoM*3, a design with a higher edge time can achieve a better FoM, as highlighted by the authors of [38]. The process scaling factor and active area, *area*, were introduced into *FoM*<sup>1</sup> by Bu et al. in [39], and the FoM was defined as:

$$
FoM_4 = \frac{C_{OUT} \cdot \Delta V_{OUT} \cdot I_Q}{I_{OUT(MAX)}^2} \cdot area.
$$
 (8)

In *FoM*4, a compact and small active area will result in a better FoM metric, which is achieved through the elimination of the area-hungry signal boosting circuit with a favorable improvement in the speed of the load response, as described in [39]. In *FoM*<sup>1</sup> to *FoM*4, the minimum load current is not considered. However, in the design of an LDO, there is a minimum load requirement to maintain stability, as explained by Guo and Leung in [40]. In order to consider the minimum load current requirement,  $F \circ M_5$  was proposed in [41] as follows:

$$
FoM_5 = \frac{C_{OUT} \cdot \Delta V_{OUT} \cdot (I_Q + I_{OUT(MIN)})}{I_{OUT(MAX)}^2}
$$
(9)

where  $I_{OUT(MIN)}$  is the minimum load current of the implemented LDO. Another FoM that included the minimum load current requirement was proposed in [42] and later adopted by [35], as follows:

$$
FoM_6 = \frac{C_{OUT} \cdot \Delta V_{OUT} \cdot I_Q}{(I_{OUT(MAX)} - I_{OUT(MIN)})^2} = \frac{C_{OUT} \cdot \Delta V_{OUT} \cdot I_Q}{\Delta I_{OUT}^2}
$$
\n(10)

where  $\Delta I_{\text{OUT}}$  is the change in the load current during the load transient.

Both the *FoM*<sup>5</sup> and *FoM*<sup>6</sup> benchmarks are similar to *FoM*<sup>1</sup> except that they include an additional factor representing the minimum load requirement, whereas an LDO design with

a lower minimum load current will give a better overall performance metric. Concerning the current trend towards scaling down the supply voltage, the authors of [43] report that for the same maximum load current and a lower supply voltage, a larger pass transistor, *M*P, is required, leading to a larger gate capacitance to be driven. To represent the gate capacitance penalty due to voltage scaling, the authors of [43] proposed *FoM*7:

$$
FoM_7 = \frac{C_{OUT} \cdot \Delta V_{OUT} \cdot I_Q}{\Delta I_{OUT}^2} \cdot (\frac{V_{DD}}{1V})^2.
$$
 (11)

A normalizing voltage of 1 V is included in *FoM*<sup>7</sup> to ensure that the units of *FoM*<sub>7</sub> are in time, in a similar unit of *FoM*<sub>1</sub> to *FoM*<sub>6</sub>. However, since the gate capacitance of the pass transistor is inversely proportional to the square of the maximum overdrive in the pass transistor, scaling of the supply voltage in  $F_0M_7$  is inaccurate without considering the pass transistor's threshold voltage.

Unlike the response time, the settling time *TSettle* (which is equivalent to the recovery time, *TRc*, as shown in Fig. 5) was considered in [44]:

$$
FoM_8 = T_{Settle} \cdot \frac{I_Q}{I_{OUT(MAX)}}.\tag{12}
$$

*FoM*<sup>8</sup> was proposed to evaluate the current efficiency (the ratio between the quiescent current,  $I<sub>O</sub>$ , and the maximum current,  $I_{\text{OUT}(MAX)}$ ) against the settling time for a load transient. *FoM*<sub>8</sub> assesses the time taken for the output voltage to settle rather than the response time of the LDO, as in *FoM*1. In comparison to *FoM*1, which measures the time for the LDO to respond to the load transient,  $F_0M_8$  measures the performance of the LDO based on the settling of the output voltage after a load transient.

These FoMs are used to evaluate the performance of an LDO based on the response or settling time against the quiescent current and the load current. However, in view to the current trend toward output-capacitor-less LDO (OCL-LDO) architectures, the work in [40] highlighted the dependency on the output capacitance in *FoM*<sup>1</sup> and *FoM*<sup>2</sup> where the performance metric is not suitable for use as performance indicators for an OCL-LDO. Instead, the edge time, *T*edge, is a key parameter that affects the response speed of OCL-LDO, explicitly reported in [38]. Hence, the work in [40] proposed a modified FoM that included an edge time factor, *K*:

$$
FoM_9 = K(\frac{\Delta V_{OUT} \cdot I_Q}{\Delta I_{OUT}})
$$
\n(13)

where  $K$  is defined as

$$
K = \frac{T_{edge} \text{ used in the measurement}}{the \text{ smallest } T_{edge} \text{ among the design for comparison}}
$$
\n(14)

With the benchmarking defining different load transient edge time, *FoM*<sup>9</sup> is deemed more suitable than *FoM*<sup>1</sup> to *FoM*8, and is widely adopted to compare the performance of LDOs when different edge times are involved. *FoM*<sup>9</sup> is further

optimized by factoring in the process technology dependency and minimum channel length, as described in [45] and [46]. As a result, the process scaling factor,  $\alpha$  is included [45]:

$$
FoM_{10} = K(\frac{\Delta V_{OUT} \cdot I_Q}{\alpha^2 \cdot \Delta I_{OUT}}). \tag{15}
$$

The process scaling factor,  $\alpha$ , is squared in the definition of *FoM*<sup>10</sup> due to the dependency of the dominant pole in an OCL-LDO on the gate-to-drain capacitance, *C*gd, of the pass transistor,  $M_{\rm P}$ , which varies as  $1/\alpha^2$  due to the Miller effect [45]. Alternately, the minimum channel length, *L*, was adopted in [46]:

$$
FoM_{11} = K(\frac{\Delta V_{OUT} \cdot I_Q}{L^2 \cdot \Delta I_{OUT}}). \tag{16}
$$

Similar to  $F \circ M_{10}$ , the term *L* is squared in  $F \circ M_{11}$ . The parasitic capacitance is proportional to the width and length,  $(W \times L)$ , with *W* being proportional to *L* when considering an identical aspect ratio of the transistor [46], [47], [48]. In addition, the process technology, *Tech*, the normalized area, *NA*, and the line regulation, *LRg*, are essential performance metrics for benchmarking LDOs. Hence, a new FoM was defined in [49] as:

$$
FoM_{12} = \frac{FoM_9 \cdot LRg \cdot I_Q \cdot NA}{I_{OUT(MAX)}}
$$
(17)

where *NA* is defined as:

<span id="page-4-1"></span>
$$
NA = \frac{area}{Tech^2}
$$
 (18)

A lower value of *FoM*<sup>12</sup> indicates that the LDO exhibits favorable characteristics such as a fast load transient, high line regulation, small area, large maximum load current, and low quiescent current consumption [49].

In addition to the edge time in *FoM*9, the recovery time, *T*Rc, is also a key parameter in evaluating the performance of an OCL-LDO. The authors of [50] claimed that an FoM that considers the response time is not sufficient for evaluating the performance and proposed a modified FoM that includes the recovery time factor,  $R_{\text{Rc}}$ , leading to the following definition:

$$
FoM_{13} = R_{Rc} \cdot K(\frac{\Delta V_{OUT} \cdot I_Q}{\Delta I_{OUT}})
$$
\n(19)

where  $R_{Rc}$  is given as:

$$
R_{Rc} = \frac{T_{Rc} \text{ used in the measurement}}{\text{the smallest } T_{Rc} \text{ among the design for comparison}}
$$
\n(20)

With the recovery time embedded in *FoM*13, the response of an LDO respective to the recovered output voltage against the load transient can be measured using *FoM*13. The minimum load current is not considered in  $F_0M_8$  to  $F_0M_{13}$ , despite the performance parameter proofed to be crucial in defining the stability [40]. The introduction of adaptively biased LDO designs [44], [48] suggest that the quiescent current of the LDO could be adjusted by the biasing circuit to cater to a wide range of load currents. Thus, the quiescent current can vary from a minimum of  $I_{\text{Q(MIN)}}$  for low load current to a

maximum of  $I_{\text{O}(MAX)}$  for the maximum load current.  $F_0M_8$ was adjusted to consider the factors of minimum load current requirement and varying quiescent current in [51], as follows:

$$
FoM_{14} = K \cdot \frac{\Delta V_{OUT} \cdot (I_{Q(MIN)} + I_{OUT(MIN)})}{\Delta I_{OUT}} \tag{21}
$$

and

$$
FoM_{15} = K \cdot \frac{\Delta V_{OUT} \cdot I_{Q(MAX)}}{\Delta I_{OUT}} \tag{22}
$$

*FoM*<sup>14</sup> assesses the performance of the LDO at minimum load current and minimum quiescent current, whereas *FoM*<sup>15</sup> benchmarks the performance of the LDO at maximum load current and maximum quiescent current.

Attempts to combine the benefits of the FoM proposed by Hazucha et al. [37] and Guo and Leung [40] have been made in several research works [52], [53]. In [52], the authors proposed an FoM which establishes a sub-linear relationship between  $\Delta V_{out}$  and *K* while dependent on a process-dependent factor, *FO4*, as in *FoM*2, to obtain a process-normalized FoM:

<span id="page-4-0"></span>
$$
FOM_{16} = K^{\frac{1}{3}} \cdot \frac{\Delta V_{OUT} \cdot (I_Q + I_{L(MIN)})}{FO4 \cdot \Delta I_{OUT}} \tag{23}
$$

*FoM*<sup>16</sup> includes the edge time ratio, as in *FoM*9, while normalizing the process-dependent factor, as in *FoM*2. The parameter *FO4* is an estimated value [37] and may not give an accurate benchmarking compared to FoMs that consider the process dependency via the process scaling factor, α, or the minimum channel length, *L*. In contrast to the FoM proposed in [52], the authors of [53] proposed a modified FoM that combines the expressions given in [37] and [40]:

$$
FoM_{17} = K \cdot \frac{C_{OUT} \cdot \Delta V_{OUT} \cdot I_{Q(MIN)}}{\alpha \cdot \Delta I_{OUT}^2}
$$
 (24)

*FoM*<sup>17</sup> includes the edge time ratio, *K*, and the ratio of the technology dependency parameter,  $\alpha$ , to evaluate the performance of the LDO.

In [54], the authors proposed an FoM that benchmarks the performance based on the active chip area of the LDO, the load transient ripple, which is equivalent to the change in the output voltage,  $\Delta V_{\text{OUT}}$ , and the value of the output decoupling capacitor,  $C_{\text{OUT}}$ :

$$
FoM_{18} = \frac{area \cdot \Delta V_{OUT}}{C_{OUT}}.\tag{25}
$$

*FoM*<sup>18</sup> does not evaluate the performance of the LDO based on the load current and quiescent current, and hence, the current efficiency is not considered in this measure. OCL-LDOs are particularly suitable for integration into SoC designs due to the absence of a bulky output capacitor, which enables on-chip integration of the LDO with the functional blocks [55]. As reported in [40], in additional to the output capacitance, the edge time, *T*edge, is a key parameter that affects the response speed of an OCL-LDO, as reported in [38]. Hence, *FoM*<sup>9</sup> to *FoM*15, which considers the edge time, is more suitable for evaluating the load transient performance

of an OCL-LDO. Due to the nature of the estimated value  $FO4$ ,  $FoM<sub>2</sub>$  and  $FoM<sub>16</sub>$  are less accurate when normalized with a process factor compared to *FoM*10, *FoM*<sup>11</sup> and *FoM*12. However,  $FoM_1$  to  $FoM_{18}$  neglects the dropout voltage, which is crucial in order to define the power efficiency of the LDO, as described in [\(1\)](#page-2-0) and [\(2\)](#page-2-1). To evaluate the load transient performance of an LDO with the dropout voltage, two FoMs are proposed that consider the minimum load and quiescent current:

$$
FoM_{19} = T_{Rc} \cdot K \cdot \frac{\Delta V_{OUT} \cdot (I_Q + I_{OUT(MIN)}) \cdot V_{DO}}{\Delta I_{OUT} \cdot (1V)^2}
$$
 (26)

and evaluates the performance with active area:

$$
FoM_{20} = T_{Rc} \cdot K \cdot \frac{\Delta V_{OUT} \cdot I_Q \cdot V_{DO}}{\Delta I_{OUT} \cdot (1V)^2} \cdot \frac{area}{Tech^2}.
$$
 (27)

The normalization factor  $(1V)^2$  is included in  $F \circ M_{19}$  and  $F_0M_{20}$  to enable the result to be presented in the dimensions of unit time. The mathematical definition of *FoM*<sup>19</sup> includes the dropout voltage, and this metric evaluates the load transient response against the power efficiency of the OCL-LDO, whereas  $F_0M_{20}$  evaluates the load transient response against the power efficiency and active area. With an SoC solution, the power efficiency for each built-in circuit module should be high, to reduce the overall power loss and concurrently minimize the temperature rise during operation.

As there is no industry-standard FoM, the appropriate choice depends on the application of the LDO [52]. For an example, the differential circuits used in the error amplifier of the ALDO can reject small supply variations at low and moderate frequency. As the settling error of LDOs are usually due to insufficient phase margin or large Q of the loop response, the ripples that gradually settle are inherently low-frequency, typically around the loop gain bandwidth (GBW) of the LDO, which is often not high. In contrary, the voltage droop can be large and has high-frequency components and may not be rejected by the differential circuits. In this case, the settling time is not less harmful and critical than the response time. In the application of high-density SoC, which is crucial for IoE, IoT and RFID, a better slewing performance is preferred [44], where the settling time becomes the key factor since OCL-LDO is preferred [50] for reduced pin count, smaller form factor and footprint [22].

*FoM*<sup>1</sup> and the variations derived from *FoM*<sup>1</sup> have been widely adopted for benchmarking in many state-of-the-art works [29], [30], [31], [32], [33], [34], [35], [36], [37], [38], [39] as the response time is an approximate perfect reflection for the combination of large- and small-signal performance, where the GBW in the FoM for single-stage differential circuit can be directly measured. The recovery time, however, is more complicated. It may cover more metrics, such as phase margin or Q, but it also makes the other terms in the FoM difficult to tradeoff, while maintaining the same performance. Although the scalability of *FoM*<sup>19</sup> may not be as good as *FoM*1, in the application of high-density SoC, where OCL-LDO is preferred, the settling/recovery time becomes the key factor [50].

The best types of FoMs are those with linear or nearly linear relationships between the parameters and avoids duplication of the same effect. For an example, for the case of  $F \circ M_1$ , a linear relationship exists between  $T_{\text{Rs}}$ ,  $I_{\text{O}}$ , and  $I_{\text{out}}$ . Besides that, the output capacitance,  $C_{\text{OUT}}$  and the output voltage droop,  $\Delta V_{\text{OUT}}$ , are inversely proportional. Where  $C_{\text{OUT}}$  and  $\Delta V_{\text{OUT}}$  scales linearly and a smaller FoM reflects a shorter response time, leading to a better design. With the same design, one can easily trade, for instance,  $C_{\text{OUT}}$  for smaller  $\Delta V_{\text{OUT}}$  without affecting the FoM. Hence, *FoM*<sub>1</sub> is fundamentally about the response time,  $T_{\text{Rs}}$ , quiescent current, and load current change. The expanded form of  $FoM_1$  containing the term  $C_{\text{OUT}}$  is due to replacing  $T_{\text{Rs}}$  with an analytical expression from Equation [\(5\)](#page-2-2). However, when evaluating the performance for OCL-LDO using *FoM*1, the response time needs to be measured in the time domain directly rather than using the derivation of  $\Delta V_{\text{OUT}}$  as shown in Equation [\(5\)](#page-2-2). Besides that, when using the expression in Equation [\(5\)](#page-2-2) for calculation, the edge time,  $T_{\text{Edge}}$  must be much smaller than the response time, which is sometimes difficult to do as explained in [40]. Indeed, [40] also found that  $\Delta V_{\text{OUT}}$  will differ with different edge time, which is difficult to establish a linear relationship. For the case of *FoM*12, the line regulation does not scale linearly with other parameters. Similarly, *FoM*<sup>18</sup> is not a particularly good FoM, in which does not evaluate the performance of the LDO based on the load current and quiescent current. Although the edge time (or equivalently,  $K$ ) does not scale linearly with either the  $T_{\text{Rc}}$  or  $T_{\text{Rs}}$ , the edge time is a key parameter in affecting the performance for OCL-LDO [38]. Whilst In high-density SoC, a better slew performance is preferrable [44], where  $T_{\text{Rc}}$ is another key factor [50]. Hence, to evaluate OCL-LDO in the application for high-density SoC, the parameters *T*edge and  $T_{\text{Rc}}$  should be accounted in evaluating the performance of the architecture.

For LDO architectures using external capacitor, *FoM*<sup>1</sup> and the variations derived are suitable in evaluating the performance as the response time is reflecting the combination of large- and small-signal performance. Whilst for OCL-LDO, which is becoming the trend in application for SoC in IoE, IoT and RFID, the dependency of the output capacitance of *FoM*<sup>1</sup> and the variations derived are less suitable for use as performance indicators [40]. Instead, the edge time, *T*edge, becomes the key parameter in affecting the performance [38]. Besides that, an improved slewing performance is preferred in high-density SoC [44], where *T*Rc is another key factor [50]. Hence, to evaluate OCL-LDO in the application for high-density SoC for IoE, IoT and RFID, the parameters *T*edge and  $T_{\text{Rc}}$  should be incorporated in evaluating the performance of the architecture.

The parameters incorporated into evaluating the performance of the LDO architectures and topologies by using the FoMs discussed reflect the design constraints. These parameters are interrelated, which will be covered in the subsection discussing the design constraints for LDO.

# C. NOISE AND POWER SUPPLY REJECTION

In addition to the load transient response, the power supply rejection (PSR) is another key performance indicator for an LDO, as it measures the amount of ripple and noise from the supply voltage, *VDD*, which can be suppressed by the LDO upon reaching the output terminal [55]. The primary noise contributors in LDOs are the voltage reference noise and supply noise [24]. The noise from the reference circuit can be reduced by implementing a low noise reference circuit, or by connecting a low pass filter between the output of the reference circuit and the input of the error amplifier integrated in the LDO [55].

The C<sub>OUT</sub>, as in the case of LDO with external output capacitor, functions as a buffer for load transient, and attenuates the power supply noise and ripples through a bypass path from output node,  $V_{\text{OUT}}$ , to the ground for supply ripples at a frequency above the GBW of the LDO [27]. However, for OCL-LDO with a much smaller  $C_{\text{OUT}}$ , the PSR depends on the GBW of the LDO, which is a design challenge for OCL-LDO [24]. This is due to the GBW and the loop gain of the LDO is dependent on the quiescent current,  $I<sub>O</sub>$ , which determines the transconductance of the pass transistor,  $g_{\text{m,MP}}$ which in turn determines the open loop gain,  $A_{\rm v(logp)}$  and the GBW of the LDO [40]. The design constraints of the parameters will be discussed in the following sub-section.

With regard to the relationship between  $g_{m,MP}, A_{v(logp)}$  and the DC to low-frequency PSR for a typical LDO, *PSR*<sub>DC</sub>, can be expressed as [55]:

$$
PSR_{dc} = \frac{v_{out}}{v_{DD}} = \frac{(g_{m,MP} + g_{bs,MP}) \cdot R_{OUT}}{1 + A_{v(logp)}} \tag{28}
$$

where  $v_{DD}$  and  $v_{out}$  are the AC ripple of the supply voltage and the resulting output voltage ripple, respectively. *g*bs,MP represents the bulk transconductance of the pass transistor,  $M_P$ .  $R_{\text{OUT}}$  denotes the resistance of the load. In benchmarking with the PSR, the authors of [56] proposed:

$$
FoM_{21} = \frac{T_{Settle} \cdot I_Q}{PSR \cdot I_{MAX}}.\tag{29}
$$

*FoM*<sup>21</sup> evaluates the performance of the LDO respective to the settling time, current efficiency, and the PSR. However, due to the inherent parasitic capacitance of the circuit, the PSR is frequency-dependent. To evaluate the performance in terms of the PSR bandwidth of the LDO, the FoM is further modified to:

$$
FoM_{22} = \frac{T_{Settle} \cdot I_Q}{BW_{PSR} \cdot PSR \cdot I_{MAX}} \tag{30}
$$

where *BW*<sub>PSR</sub> represents the gain bandwidth of the LDO on a logarithmic scale measured from DC. The proposed *FoM*<sup>22</sup> evaluates the performance of the LDO architecture by considering the PSR and the gain bandwidth of the LDO. Due the fluctuations in the available energy for harvesting, providing a stable supply voltage to the modules such as precision analog-to-digital converters (ADC) and voltagecontrolled oscillators (VCO) in IoT devices [2], OCL-LDOs in these applications require fast settling time ( $T_{\text{Settle}}$  or  $T_{\text{Rc}}$ )

while still achieving high PSR and low noise [56]. Thus, the FoM such as *FoM*<sup>21</sup> and *FoM*<sup>22</sup> are employed in evaluating the performance in terms of PSR,  $T_{\text{Settle}}$  or  $T_{\text{Rc}}$ , and quiescent current,  $I<sub>O</sub>$ , in power efficient noise-sensitive applications.

The FoMs reviewed will be used to benchmark the performance of the state-of-the-art LDO architectures.

#### D. DESIGN CONSTRAINTS ON ALDOs

Over the years, various architectures have been proposed to address the critical parameters for ALDOs [36], [37], [38], [39], [40], [41], [42], [43], [44], [45], [46], [47], [48], [49], [50], [51], [52], [53], [54], [55], [56], [57], [58], [59], [60], [61], [62], [63], [64], [65], [66], [67], [68], [69], [70], [71], [72], [73], [74], [75], [76], [77], [78], [79], [80], [81], [82], [83], [84], [85], [86], [87], [88], [89]. These parameters such as the dropout voltage, line regulation, load regulation, quiescent current, load transient response, settling/recovery time, and PSR are interrelated, and the trade-offs need to be considered in designing an ALDO. The design constraints on these parameters are summarised in Fig. 6. For much of the operation time, IoT devices are in standby mode, and are only active for a short period in which low current and power consumption operation are highly desirable [25], [32].

On the other hand, to achieve good dynamic output voltage regulation, the recovery time of the load transient is a critical factor affecting the performance of an LDO. This parameter measures how fast the output voltage recovers to a steady state [55], as shown in Fig. 5. The bandwidth of the LDO and the slew rate of the gate driving capability to the pass transistor is crucial in achieving fast recovery and response time for the LDO [30], [67], [79]. However, to achieve high bandwidth and improved slew rate, the increase in power consumption becomes the crucial design trade-off [67], [86]. In addition, decreasing the quiescent current increases the impedance of the internal nodes, and reduces the transconductance of the pass transistor, leading to a lower pole frequency and degrading the phase margin, which affects the loop stability of the LDO [32], [88]. A large loop gain and high transconductance of the pass transistor are required to improve steady-state or DC load regulation, reflecting that a higher quiescent current is needed [25]. Hence, a large quiescent current is required to achieve a fast load transient response and good stability [30]. In this view, the trade-off between low power consumption and good steady-state and dynamic (load transient response) load regulation remains a design challenge, which has led to the development of multiple biasing and compensation technique [53], [67], [70] as discussed in the previous section.

Another constraint in the design of an ALDO the design tradeoff of achieving low power consumption/high power efficiency and the sizing of the pass transistor,  $(W/L)_{MP}$ , which leads to area efficiency. Respective to [\(2\)](#page-2-1) and (3), in addition in reducing the quiescent current, *I*Q, the dropout voltage, *V*<sub>DO</sub>, can also be reduced to achieve high power efficiency, which minimizes the power loss due to the pass transistor. The work in [26] shows that to achieve a low *V*<sub>DO</sub>, the width of the pass transistor needs to be increased;



**FIGURE 6.** Design constraints on the ALDO variants.

however, this will increase the gate capacitance of the pass transistor, leading to the need for a larger gate driving capability from the error amplifier to achieve the desired slew rate. The limitation of increasing the gate width of the pass transistor were discussed in detail in [86], and it is observed that a larger width will decrease the bandwidth, which constrains the output voltage droop in the load transient response. In addition, a larger gate capacitance introduces stability issues and complicates the design of the compensation circuit. Hence, when finalising the gate width of the pass transistor, factors such as the load current capacity, the output voltage droop in the load transient response, the desired dropout voltage, and stability issue should be considered.

This design tradeoff between the quiescent current and other parameters such as the output voltage droop, response time and recovery time are reflected in the FoMs discussed, except for *FoM*<sub>18</sub>. With a lower quiescent current, achieving comparable performance in terms of the output voltage droop, response time and recovery time gives a lower value of FoM, in the unit of time (*ps*), indicating better performance in terms of current efficiency [40]. On the other hand, with a similar quiescent current and edge time, achieving a lower value of FoM such as *FoM*<sup>9</sup> and *FoM*19, verify the OCL-LDO performs better in terms of response time and recovery time.

Due to the absence of an external output capacitor, the dominant pole of the OCL-LDO is present at the gate-todrain capacitance,  $C_{gd}$ , of the pass transistor,  $M_{P}$ , creating a hump in the PSR frequency response [27], [81]. Hence, besides the sizing of the pass transistor gate, the bandwidth of the ALDO should be high, which pushes the PSR hump to a

higher frequency, with the trade-off of reduced loop gain for a wide range of load current [27].

The impact of reducing the dropout voltage, *V*<sub>DO</sub> to the loop gain and bandwidth of the LDO can be deduced, by investigating the gain of the pass transistor,  $A_{MP}$ , which can be expressed as [36]:

$$
A_{MP} = g_{m,MP} \cdot R_{OUT}.\tag{31}
$$

At full load current, the pass transistor is pushed into the linear region [26], in which the gain of the pass transistor becomes [36]:

<span id="page-7-0"></span>
$$
A_{MP} = \frac{V_{DS}}{V_{GS} - V_{TH}} = \frac{V_{DO}}{V_{GS} - V_{TH}}\tag{32}
$$

where  $V_{GS}$  and  $V_{TH}$  are the gate to source voltage and threshold voltage of the pass transistor, respectively, while  $V_{GS}$ – *V*TH represents the gate overdrive voltage, and the drain to source voltage,  $V_{GS}$  equals to the dropout voltage,  $V_{DO}$ . From Equation [\(32\)](#page-7-0), to achieve a higher efficiency according to Equation [\(2\)](#page-2-1) by reducing the dropout voltage, can potentially reducing the gain provided by the pass transistor, which in turn reducing the overall loop gain of the LDO,  $A_{\text{v}(loop)}$ . The reduced loop gain will impact the performance in line regulation and load regulation based on the findings in [55].

Besides the gain of the pass transistor, the gain of the error amplifier,  $A_{EA}$  also contributes to the overall loop gain of the LDO,  $A_{\text{v}(loop)}$  which can be observed in Fig. 4:

$$
A_{\nu(logp)} = A_{EA} \cdot A_{MP}.\tag{33}
$$

The gain,  $A_{EA}$  is affected by the quiescent current,  $I_Q$  [23], where a low  $I_Q$  results in low value of  $A_{EA}$  and reducing the



**FIGURE 7.** Basic configuartion of a differential amplifier (a) PMOS differential pair and (b) NMOS differential pair [55].

loop gain. As illustrated in Fig. 7, the biasing current of the differential amplifier, *I*BIAS is part of the *I*Q. However, with a lower loop gain, line regulation and load regulation will be impacted [55]. Apart from a lower loop gain, a lower  $I<sub>O</sub>$  of the error amplifier also reduces the gate driving capability of the error amplifier, which reduces the slew rate at the gate of the pass transistor.

Hence, a lower  $I_Q$  degrades the load transient response [47], leading to a slow response time and settling/recovery time [55]. Besides that, the PSR depends on the loop gain and GBW of the LDO for OCL-LDO, which is also affected by *I*<sub>Q</sub> [40]. The configuration of the differential amplifier also plays an important role in the PSR performance. Respective to the findings in [55], with the same loop gain,  $A_{\nu(\text{loop})}$ , the configuration in Fig. 7 (b) provides a better PSR at low frequency compared to the configuration in Fig. 7 (a).

# **III. STATE-OF-THE-ART ALDO TOPOLOGIES**

With the development of SoC modules, LDOs are being integrated with single-chip solutions to achieve on-chip power management. Compared to a DLDO, an ALDO offers fast load transient response, high PSR, and large bandwidth with

low quiescent current [17]; it also alleviates the need for a clock signal, which is important as the issue of clock glitch presents additional design challenges [17]. When integrating an LDO into an SoC module, an OCL-LDO architecture is preferred, as the need for a bulky external capacitor is removed; this reduces the pin counts of the chip and eliminates the inherent parasitic related to the external capacitor, which can adversely impact the performance at high frequency [22]. Over the years, various ALDO architectures have been proposed, in particular for OCL-LDOs. The following section reviews these state-of-the-art ALDO topologies.

#### A. FLIPPED VOLTAGE FOLLOWER ALDOs

Flipped voltage follower (FVF) ALDOs have been adopted in several works and have the considerable advantage of maintaining stability in the absence of output capacitors, as in the architecture of OCL-LDOs [40]. Some of the earlier FVF ALDOs was proposed in [37] and [40], based on the structure shown in Fig. 8 [57]. However, the folded circuit topology decreases the loop gain of the FVF LDO, resulting in a degraded load regulation, which is predicted to worsen in nano-scale technology implementations [40]. In addition, there is a minimum load requirement for the FVF LDO in order to sustain stability [59] and to alleviate the degradation due to the overdrive voltage requirement for the pass transistor, *M*P, which could potentially drive the control transistor *M*<sup>1</sup> into the triode region [58], [59]. Despite the shortcomings highlighted above, the advantage of loop stability has encouraged other reported works to propose and refine FVF architectures. Among the circuit techniques that have been developed are mirrored control [60], [61], [62], adaptive and dynamic biasing [34], [63], adaptive and dynamic compensation [23], [25], super source follower (SSF) buffers [24], [30], [36], [64], and Class D with multi-level pulse width modulation (MLPWM) gate control [31]. These techniques aim to provide the necessary fast response to the load current transient improving load regulation while maintaining high current efficiency.

Fig. 9 shows the basic structure of the FVF-based LDO adopting a mirrored control transistor, where the gate-tosource voltage of the mirror transistor,  $M_{\text{Mir}}$ , is mirrored to the control transistor,  $M_1$ , which regulates the output voltage at the source of  $M_1$ . The signal paths are divided into slow and fast loops, as shown in Fig. 9. The slow loop, which is located between the error amplifier and the mirrored transistor, provides the necessary voltage gain to control the steady-state output voltage, while the fast loop, located within the FVF structure, provides control over the load transient response [23]. In [61] and [62], both the mirror voltage, *V*<sub>Mir</sub>, and the output voltage, *V*<sub>OUT</sub>, are fed back to the error amplifier. In these feedback loops, the aspect ratio of the input transistors is carefully selected so that  $V_{\text{Mir}}$  and  $V_{\text{OUT}}$ , are fed back according to a preset ratio [62]. However, due to PVT and load variation, the inherent mismatch between  $V_{\text{Mir}}$  and *V*<sub>OUT</sub> is inevitable. The aspect ratio is selected such that *V*<sub>OUT</sub>



**FIGURE 8.** Basic architecture of an FVF structure [57].



**FIGURE 9.** FVF LDO with mirror control [23].

is closer to the reference voltage,  $V_{\text{Ref}}$ , rather than the mirror voltage *V*<sub>Mir</sub> [61]. Thus, careful selection of the aspect ratio is essential to prevent the output voltage from deviating from the reference voltage.

In [34], the proposed LDO features a dynamic biasing technique known as a signal- and transient-current boosting (STCB) to improve the load transient response. The signal path between the control transistor and the pass transistor is cascaded with a string of diode-connected transistors to reduce the impedance throughout the signal path. The proposed architecture can maintain a good PSR from DC up to 1 MHz, with undershoot and overshoot at the output voltage of approximately 30 mV during load transient. However, the requirement for an output capacitor of  $1 \mu$ F with an equivalent series resistance (ESR) of 0.6  $\Omega$  to maintain stability reflects that the technique is unsuitable for OCL-LDO applications.

An alternate adaptive biasing method is proposed in [25], in which a bias shaper block is adopted that limits the biasing current at high loads while maintaining linear dependency on the output current at moderate loads. Zero tracking and bulk modulation are included to improve load and line regulation [43], and this enables the proposed FVF LDO to operate at an input voltage of 0.8 V while consuming a quiescent current of only 16 nA and maintaining good PSR from DC up to 100 kHz with an output voltage undershoot of 70 mV



**FIGURE 10.** FVF LDO with super source follower [64].

along with a load transient of 10 mA. Although the reported findings are suitable for battery-powered IoT devices, the requirement for an output capacitor of 1  $\mu$ F makes it an unlikely fit for OCL-LDO in SoC applications, as in [34]. Another approach of dynamic biasing is proposed in [63], where this scheme is based on a string of inverter gates. The input to the inverter gate detects the voltage drop of the pass transistor gate when driving a large load current, which then pulls down the gate voltage further to allow the gate transistor to conduct more current, consequently reducing the load transient response time from 80 to 0.1  $\mu$ s.

Rather than monitoring the gate voltage of the pass transistor as in [63], a string of inverter gates is used to monitor the output voltage in [25]. In this work, the gate voltage is concurrently tracked through another transistor, where the gate and source terminals are configured in parallel with the pass transistor and work in tandem to increase the dynamic response to the load transient.

Due to the need of a large dimension for the pass transistorto accommodate the load current capacity, the gate capacitance observed at the pass transistor is also large [65], which decreases the slew rate and bandwidth [66]. To increase the gate driving capability, an SSF is used as a buffer to drive the gate of the pass transistor in SSF-FVF architectures. The basic architecture of an SSF-FVF LDO is shown in Fig. 10, in which the SSF introduces a local shunt feedback unit to reduce the output impedance [64] and improve the gate driving capability. In [24], circuitry for damping factor control and a feedforward capacitor were included to extend the range of the load current and load capacitance, enabling the proposed FVF-LDO in [24] to operate with a load capacitance ranging from 0 to 2 nF. In addition, slew rate enhancement circuitry is included to provide additional gate current driving capability to the pass transistor; this improves the load transient response, allowing the scheme to achieve an output voltage undershoot and overshoot of 80 mV and 77 mV, respectively, with load current stepping from 0.1 mA to 50 mA and an edge time of 2 ns. The measured values of the PSR are identical for output capacitances of 0 nF and 2 nF at frequencies below 1 MHz, where the bandwidth of the error amplifier

in the slow loop plays a crucial role in the PSR performance. The feedforward capacitor is integrated between the source and drain of the control transistor in [24], whereas in [30], the feedforward capacitor is connected to the feedback network in parallel with the feedback resistor  $R_{F1}$ . In addition, a 1 pF on-chip capacitor is integrated at the output of the error amplifier, which establishes a dominant pole in improving the stability. To enhance the response to the load transient, an inverter-based overshoot detection circuit is integrated to reduce the overshoot of the output voltage when the load current is stepped down from 20 mA to 0.1 mA. In [36], a selfpowered differential output error amplifier is employed, which is sustained by the filtered output voltage of the LDO. The differential output of the error amplifier provides both the control voltage and transient enhancement for the SSF-FVF output stage. The self-powered error amplifier consumes a minimum output current from the LDO. Due to low supply voltage headroom, the gain boosting technique is employed in the SSF-FVF LDO architecture proposed in [36].

An SSF-FVF LDO is combined with a mirrored control circuit in [64] to address the problems with the use of a folded cascade input stage to drive the capacitive load. However, the feedback signal is taken at the mirrored node,  $V_{\text{Mir}}$ , instead of the output node,  $V_{\text{OUT}}$ , resulting in the output voltage being unaligned in a direct feedback loop. As a design trade-off for pushing the internal pole frequency to be much higher than the unity gain frequency (UGF), the quiescent current consumed by the LDO is observed to be 100  $\mu$ A, which is higher than other state-of-the-art architectures. To enhance the performance, the mirrored control, SSF and dynamic compensation technique are combined in [23], and a UGB of above 400 MHz is achieved with a good PSR from DC up to 1 MHz while maintaining a minimum quiescent current at  $27 \mu$ A.

In contrast to the control methods described above, Class D MLPWM gate driving is employed in [31] to drive the FVF-LDO. To control the gate of the pass transistor, a feedforward transition-detection path (FFTDP) is incorporated to enhance the switching at high loads, from 0 to 300 mA. The class D control method provides a fast response, small overshoot and ripples at the output voltage while measuring a dropout voltage of 50 mV. However, the technique is less favorable for SoC integration due to the requirement for an output capacitor of 1  $\mu$ F and is worsened by a quiescent current consumption of 300  $\mu$ A, which is higher than for other reported state-ofthe-art FVF-LDO architectures.

#### B. ALDOs WITH CHARGE PUMP

In the circuit architecture of an ALDO using an NMOS as the pass transistor, the gate capacitance of the NMOS is much smaller compared to the PMOS; this results in a wide UGB, which improves the load transient response and PSR [3]. In addition, good loop stability is achieved due to the low output resistance in the source follower configuration of the NMOS pass transistor [48]. However, a high dropout voltage is observed, as the gate overdrive of the NMOS transistor



**FIGURE 11.** Basic architecture of a charge-pump-based LDO with NMOS pass transistor.



**FIGURE 12.** Basic architecture of a negative charge-pump-based LDO with PMOS pass transistor.

needs to overcome the threshold voltage. To address the problem of high dropout voltage, charge-pump-based NMOS ALDO architectures are proposed in [47], [48], [67], [68], and [69]. The basic architecture of a charge-pump-based NMOS ALDO is shown in Fig. 11, in which the charge pump provides a high gate drive to the NMOS-based pass transistor to overcome the threshold voltage, thus reducing the dropout voltage. The ALDOs proposed in [47] and [48] share similar architectures, differing only with a dynamic biasing scheme is adopted in [47] and an adaptive biasing scheme in [48]. With a low output impedance of an NMOS, the ALDOs in [47] and [48] achieves a settling time of 20 ns, measured through an output capacitance of up to 50 pF. However, the quiescent current of 130  $\mu$ A is still higher than for other reported state-of-the-art architectures. In [67], the gate voltage of the pass transistor is mirrored to another transistor that supplies the reference current for the biasing circuit, and a hybrid mixture of dynamic and adaptive biasing schemes is adopted. The mirrored transistor also provides the reference signal to the clock signal generator to drive the charge pump. Furthermore, the biasing circuit drives a dynamic pull-down circuit, which reduces the overshoot at the output voltage during load transient. With the hybrid biasing technique, the

proposed ALDO gives an output voltage of 1 V with an undershoot of 135 mV at a load current step of 150 mA, while maintaining a minimum quiescent current of 1.24  $\mu$ A. However, the requirement of a load capacitor between  $1 \mu$ F and 47  $\mu$ F results in the ALDO being less attractive as an SoC solution. To emulate higher capacitance in the range of nF at the output node, a high-bandwidth capacitance multiplier (C-multiplier) is adopted in [68]. The ALDO proposed in [69] integrates dual-pass transistors, using an approach that is explicitly discussed in the following subsection.

With the downscaling of the supply voltage, the available voltage headroom for the analog circuit is reduced. As highlighted in [19], the performance of analog circuits at low supply voltage is degraded due to reduced gain. To address the constraint of low supply voltage, the authors of [26] and [29] propose a charge-pump-based ALDO with a PMOS pass transistor. In [26], a negative charge-pump-based ALDO with the basic architecture shown in Fig. 12 is described. Compared to other charge-pump-based NMOS ALDO architectures, which may require multiple stages of charge pumps, the single-stage negative charge pump implemented in [26] to achieve lower voltage stress. In this work, the charge pump provides a negative voltage to the error amplifier and buffer circuit, thus establishing an extended voltage headroom to drive the PMOS pass transistor. With the assistance of the negative charge pump, the input voltage can be lowered down to 0.6 V, providing an output voltage of 0.5 V and supplying a load current of up to 45 mA while maintaining a quiescent current of 21  $\mu$ A. In contrast, the scheme in [29] includes a positive charge pump to power the error amplifier and buffer. With a higher voltage supplied to the error amplifier and buffer, the input voltage can be lowered to 0.5 V, and an output voltage of 0.4 V can be provided while a load current of up to 100 mA is supplied with a quiescent current of 21  $\mu$ A maintained.

Although a charge-pump-based ALDO with NMOS pass transistor has the advantage of low output impedance, the requirement for a charge pump may give rise to reliability issues [18]. Nevertheless, with the downscaling of the supply voltage, a charge-pump-based ALDO with PMOS as the pass transistor is a relatively new architecture that has the potential to be further improved, in the context of circuit reliability.

# C. SINGLE PASS TRANSISTOR ALDOs

Due to the constraint of low loop gain leading to a degraded load regulation performance in an FVF LDO, and the pressing reliability issues of charge pump-based LDOs, recent research work has focused on developing ALDO architectures with a single output pass transistor, as shown in Fig. 1. Various circuit architectures have been proposed to address the constraints of load transient response and PSR, for example using adaptive biasing [53], dynamic biasing [70], an adaptive compensation technique [56], multiple feedback loops [33], a feedforward technique [41], pole tracking/movements [32], pole-zero cancellation [71] or a combination of these and other innovative techniques, as briefly discussed in this section.

The adaptive and dynamic biasing technique is discussed in [70]. This approach maintains the current efficiency while providing the much-needed gate driving capability to the pass transistor for high load conditions, especially during load transient. In adaptive biasing, the bias current is proportional to the load current, as reported in [45], [53], [73], and [74], where the quiescent current is reduced to 1.6  $\mu$ A at minimum load current and is increased to 200  $\mu$ A for a full-scale load current. Unlike adaptive biasing, dynamic biasing provides a momentary large gate driving current to the pass transistor during the load transient [70] while providing a consistent steady-state low biasing current, as highlighted in [70] and [75].

Due to the dependency of the load current on the output transconductance of the pass transistor, the pole frequency is shifted with respect to the load current, which may lead to stability issues in OCL-LDOs [55]. To address the issue of stability degradation, innovative compensation techniques have been proposed, such as adaptive compensation [56], dynamic compensation [76], active compensation [28], [39], nested Miller compensation [77], pole-zero cancellation [71], non-dominant pole movement [32] and loop gain stabilisation [27].

In circuit topologies with multiple feedback loop techniques, such as that in [33], the feedback signal paths are separated into a slow loop and a fast loop. The slow loop is the main loop in which the error amplifier provides steady-state voltage regulation, while the fast loop enables the LDO to improve its response to the load transient [76]. For the auxiliary loop, various techniques can be employed, such as frequency compensation [33], adaptive biasing [53], and multiple loops for dynamic biasing [78].

ALDO architectures with an NMOS used as the pass transistor without the need for the integration of a charge pump are proposed in [78], [79], and [80]. As the requirement for a charge pump is eliminated, the high gate bias voltage required for the NMOS pass transistor is derived from a second supply voltage, which is extracted from the battery in the proposed design. This approach addresses the limitation in the need for a high gate bias voltage while maintaining a low dropout voltage across the pass transistor. However, additional wires will be required in this approach, and a careful layout is crucial to avoid introducing additional interference from the interconnection for the second supply voltage.

To address the issue of PSR, various compensation methods have been explored. The ALDO reported in [80] and [81] generates a replica of the power supply ripple signal to compensate for the supply ripple. In [80], the supply ripple is sensed through an auxiliary amplifier, following which an out-of-phase replica of the ripple signal is injected into the buffer to cancel out the voltage supply ripple. In [81], the supply ripple is tracked by an adaptive supply ripple circuit, and a replica of the in-phase ripple signal is injected into the body of the pass transistor. As an alternative to cancellation



**FIGURE 13.** A bulk-driven PMOS differential pair as the input to the error amplifier in [83].

through replica ripple generation, capacitance manipulation techniques are proposed in [38] and [82]. A negative capacitance circuit and a voltage damper are employed in [38] to enhance the PSR. In the negative capacitance circuit, supply noise coupling through the gate capacitance of the pass transistor is canceled by integrating the negative capacitance circuit into the gate of the pass transistor, which nullifies the gate capacitance and enhances the PSR. Rather than using a negative capacitance circuit as in [38], the scheme in [82] adopts a via-based capacitor, in which an output capacitor in the range of nF is realized by using coaxial through silicon technologies. This approach achieves a higher capacitive density. However, the coaxial through silicon technology requires modification in the fabrication process, which might not be straightforward in existing foundries.

With the continuous downscaling of the supply voltage, analog circuits such as ALDOs are suffering from limitations of low voltage headroom, due to the degradation in the gain of the error amplifier [19]. To address this issue, instead of using a gate-driven (GD) differential pair as the input stage of the error amplifier for an ALDO, a bulkdriven (BD) PMOS differential pair is employed as shown in Fig. 13 [83]. As shown in Fig. 13, the input reference voltage, *V*<sub>REF</sub>, and the feedback from the output voltage, *V*<sub>OUT(FB)</sub>, are connected to the bulk terminal (or the body of the PMOS for a BD PMOS differential pair), while the gate terminals of both PMOSs are grounded. Compared to the GD differential pair, the BD PMOS differential pair achieves a larger input common-mode voltage range, which provides the necessary voltage headroom for the operation of analog circuits, and allows the proposed ALDO to operate at a supply voltage as low as 0.6 V, with an output voltage of 0.5 V. However, the bulk voltage of the PMOS should be kept above the source voltage to avoid the parasitic *pn* junction of the PMOS to be forward biased, which requires a diligent design approach. In addition in employing a BD differential pair as in [83], current feedback is adopted in [35] to alleviate the limitation of low voltage headroom. In [35], a supply-voltageinsensitive reference current is generated and a constant-g<sup>m</sup> circuit is integrated with the design, which allows the ALDO to operate at a supply voltage as low as 0.58 V and with a dropout voltage of 50 mV. Although the proposed ALDOs in



**FIGURE 14.** Basic block diagram of a dual PMOS LDO [51].



**FIGURE 15.** Basic block diagram of a dual-pass transistor LDO with a combination of NMOS and PMOS [69].



**FIGURE 16.** Basic block diagram of a dual-pass transistor LDO with stacked PMOS [85].

[35] and [83] can operate at a supply voltage of around 0.6 V, the load current capacity is limited to 3 mA and 0.75 mA, respectively. Nevertheless, the proposed ALDOs demonstrate the possibility of low voltage, sub-1-V analog circuit design.

# D. DUAL PASS TRANSISTOR ALDOs

An ALDO with a single pass transistor is expected to accommodate an extended range of load current while maintaining current efficiency and providing a fast load transient response. Although additional gain stage are required to provide good regulation over the range of load current, this increases the current consumption, introduces additional poles into the control loop, and introduces complications associated with the shifting of the pole frequency due to load current changes. The constraint proves to be challenging for a multistage circuit topology [84], due to the design tradeoffs between the dropout voltage, pass transistor gate width, supply voltage, bandwidth, and stability [85]. To address these challenges, circuit techniques such as the adaptation

of a dual-pass transistor have been proposed [17], [51], [69], [84], [85].

Fig. 14 shows a basic block diagram of a parallel dual-pass transistor architecture with a PMOS for each pass transistor [51], [84]. It is observed that at low load current, only the auxiliary pass transistor,  $M_{P(AUX)}$ , with a smaller gate width is turned on, while the main pass transistor,  $M_{\text{P(MAIN)}}$  is turned off at low load current to maintain the stability. As the load current increases, the main pass transistor is turned on to increase the gain [84], which provides a balance between the quiescent current consumption and the load transient performance. To maintain stability when transitioning, i.e., with the main pass transistor turned on and off, adaptive circuit techniques with feedforward biasing and frequency compensation are used [51].

PMOS and NMOS combinations are used as the pass transistors in [17] and [69]. In [17], the NMOS pass transistor serves as an auxiliary device to maintain a stable gate voltage. However, no available reported data are presented to describe the performance of the load transient response. In [69], a PMOS provides a high-speed path for the load transient response, whilst an NMOS provides a low output impedance path to enhance the stability under light load condition, as shown in Fig. 15. Charge pumps are required to drive the NMOS pass transistor, and these have similar limitations to those of a charge-pump-based ALDO using a single-pass transistor [17]. The sizing of the pass transistor,  $(W/L)_{MP}$  is critical to establishing a good balance between the design tradeoffs respective to efficiency, load transient response, stability, and PSR.

In the architecture presented by Pashmineh et al. as shown in Fig. 16, the dual pass transistors are stacked in series configuration two pass devices in series [85], as compared to other dual pass transistors configured in parallel as shown in Fig. 14 and 15. Stacked dual pass transistor LDOs offer the advantages in improving PSR besides able to operate at higher operating voltage. However, due to the stacking of pass transistors, the voltage headroom required is higher, which is challenging to implement in low voltage applications such as the applications in [83], [86], [87], [88], [89], [90], [91], [92], [93], [94], and [95].

# **IV. BENCHMARKING OF STATE-OF-THE-ART ALDOs**

In this section, a detailed comparison of the reported state-ofthe-art ALDOs is presented. The most recent ALDO designs are benchmarked, and the performance of each architecture is discussed. From the benchmarkings, the perspectives of the applications of ALDOs are discussed.

# A. BENCHMARKING STATE-OF-THE-ART ALDOs

The best performing state-of-the-art ALDOs are evaluated using FoMs involving the recovery time, the edge time of the load current change, *T*edge, and the output voltage droop,  $\Delta V_{\text{OUT}}$ . To provide a comparison between the architectures in terms of the load transient response, the change between the minimum and maximum load current should be considered; this is because the operating region of the pass transistor, MP, transitions between the deep sub-threshold when the load current approaches  $0 \mu A$  and towards the saturation and triode region when the load current approaches the maximum designated load current [26], [55].

Table 1 shows that the FVF-LDO architecture has faster settling and recovery times compared to other designs, as the fast loop is located within the FVF structure, which improves the load transient response [23]. However, due to the DC requirement to boost the bandwidth of the FVF [60], the overall quiescent current consumed by the FVF-LDO architectures is higher than for the other proposed schemes. This shortcoming can be addressed by adopting a dynamic biasing scheme, as discussed in [25], in which a lower quiescent current was reported with this approach.

The graph describing the evaluation using FoMs (Figs. 17 and 18) is plotted against the quiescent current. The best-performing design exhibits a lower FoM score and consumes the least quiescent current. As mentioned in [44], the settling time,  $T_{RC}$  and the voltage droop during the load transient affect the overall accuracy. Hence, the settling time, *T*RC, is a key parameter of an OCL-ALDO [31], [47], [56], and is more important than the response time,  $T_{RS}$  [50], evidently shown in Fig. 5. When evaluating the performance of an ALDO, FoMs involving the settling time can assess the load transient response more accurately than those based on the response time [50], which differentiates the performance of the architectures with respect to fast recovery time, which is favorably reflected with the achievement of a lower score.

During a load transient, the operating region of the pass transistor transitions between the deep sub-threshold, saturation and triode region as the load current rises from  $0 \mu A$  to the maximum designated load current [26], [55]. Hence, the change between the minimum and maximum load current, and the minimum load current itself, should be considered when evaluating the performance using an FoM, to enable a fair benchmarking between designs. *FoM*<sup>19</sup> considers the dropout voltage,  $V_{\text{DO}}$ , which is essential in achieving superior efficiency [36], when evaluating the load transient response against the efficiency.

As can be observed from Fig. 17, the ALDO with the FVF topology achieves a lower FoM compared to other reported architectures and exhibits faster settling and recovery times compared to other topologies since the fast loop within the FVF structure helps to improve the load transient response [23]. However, the overall quiescent current consumed by the FVF-LDO architecture is higher than the other topologies, due to the DC requirement in boosting the bandwidth [60]. For IoT devices that are active for only a short period, and spends most of the time in standby mode, low current and power consumption are highly desirable [25], [32]; this favors the designs located at the bottom left of the FoM graph in Fig. 17, such as the works reported in [25], [33], and [51].

The results for the PSR show that the low-frequency PSRs of the FVF-LDO architectures are generally much lower than those of the other designs, due to the low loop gain



#### **TABLE 1.** Comparison of recent state-of-the-art works of ALDO regulators with best performance.

'Recovery/settling times estimated from the graph.

<sup>Exp</sup>Experimental Results presented. <sup>S</sup>Simulation Results Presented. <sup>ECap</sup>External Output/Load Capacitor.

of the FVF-LDO, which results in degraded load regulation [30]. However, the PSR-affiliated FoMs such as  $F_0M_{21}$ and *FoM*<sup>22</sup> result in a comparable benchmarking for the reported FVF-LDO architectures, due to the fast settling and recovery time during load transient. Since the bandwidth of the LDO is considered in  $F_0M_{22}$ , the design proposed in [25] yields a value that is an order of magnitude lower than the other architectures, as shown in Table 1 and Fig. 18.

# B. PERSPECTIVE APPLICATIONS OF ALDOs

The continuous scaling down in process and supply voltage leads to a design challenge where at reduced supply voltage, the performance of ALDOs degrades due to reduced open loop gain [19] and reduced voltage headroom [83]. To address the issue of reduced voltage headroom, bulk-driven, or a combination of bulk-driven and gate-driven transistors can be employed in the circuit design, which increases the input voltage headroom. This approach allows the ALDO to operate at a low supply voltage, which finds application in micro energy harvesting [83] and Bluetooth Low-Energy (BLE) transmitters operating at a low supply voltage of 0.5 V [90] and 0.2 V [91].

In IoT application, the device usually operates in standby mode and is only active for a short period [25], besides that, various modules in the device can be turned on and off, causing a wide variation in the load current. Such requirements mandate the PMU and the ALDO to consume low quiescent current and provide a fast response to the load current variation [83]. To address this design demand, the combination of dynamic and adaptive biasing can be incorporated, which provides low quiescent current to cater to standby mode, and



**FIGURE 17.** Assessments for state-of-the-art ALDO architectures using the proposed FoM<sup>19</sup> versus quiescent current.



FIGURE 18. Assessments for state-of-the-art ALDO architectures using the proposed FoM<sub>22</sub> versus quiescent current.

provides the fast response and fast recovery time needed for the fast load current change.

In a wireless-powered system, RFEH is incorporated, and the rectified harvested voltage is regulated by the ALDO in the PMU. This can be found in the wireless-powered material spectroscopy application, where the oscillator for the transmitting antenna operating at 1 V while drawing 4 mA of current is powered by the ALDO [92]. The trend for mobile application demands for ALDO to fulfill the requirements of low quiescent current consumption, fast response time, and fast recovery time to load transient while able to operate at low voltage, which can be below 1 V as in [90] and [91].

In wireless and wireline communications, the special requirement for low-voltage output with low noise ALDOs is to design an ultra-low jitter phase-locked loop (PLL) [93], in which some sub-blocks are under 0.9-V supply and the NMOS-only LC-tank voltage-controlled oscillator (VCO) has a supply voltage of 0.5 V. Considering that the systems require a unified global voltage, the ALDO needs to regulate this voltage gap between other functional circuits with a global voltage and NMOS-only LC-tank VCOs of the low supply voltage [94], [95]. Thus, for the noise-sensitive PLL and VCO, the low output noise is the primary concern for ALDOs.

# **V. CONCLUSION**

Voltage regulators (e.g., LDOs) are essential to provide a stable voltage to the sensitive analog circuits in devices used for IoT, IoE, and mobile applications. To reduce the component count, the pin numbers, and the footprint on the circuit board, on-chip regulators such as the OCL-LDO can be integrated into the SoC solution. However, the innovative design of the OCL-LDO involves many important tradeoffs. The absence of the dominant pole contributed by the external output capacitor leads to design challenges in context of stability, load transient response, and PSR. In this paper, we have carried out a performance review on the state-ofthe-art LDOs based on circuit innovation and key design parameters. FoMs proposed by various authors for evaluating the performance of the presented LDO architectures, based on the critical parameters affecting the design of an LDO, have also been reviewed. With the continuous trend toward downscaling of CMOS technology, design challenges arise in relation of balancing the efficiency, load transient response, stability, PSR, and active chip area consumption. For the optimal implementation of an on-chip OCL-LDO in PMIC for IoT, IoE, and other mobile applications, the architecture should exhibit a fast load transient response while consuming low quiescent current with minimal dropout voltage for high efficiency, while occupying a small active area.

#### **REFERENCES**

- [1] R. P. Martins, P. Mak, C. Chan, J. Yin, Y. Zhu, Y. Chen, Y. Lu, M. Law, and S. Sin, ''Bird's-eye view of analog and mixed-signal chips for the 21st century,'' *Int. J. Circuit Theory Appl.*, vol. 49, no. 3, pp. 746–761, Mar. 2021, doi: [10.1002/cta.2958.](http://dx.doi.org/10.1002/cta.2958)
- [2] A. C. C. Chun, H. Ramiah, and S. Mekhilef, ''Wide power dynamic range CMOS RF-DC rectifier for RF energy harvesting system: A review,'' *IEEE Access*, vol. 10, pp. 23948–23963, 2022, doi: [10.1109/ACCESS.2022.3155240.](http://dx.doi.org/10.1109/ACCESS.2022.3155240)
- [3] J. Tan, M. Sathyamurthy, A. Rolapp, J. Gamez, M. Elkharashi, B. Saft, S. Jager, and R. Sommer, ''NISP: An NFC to I2C sensing platform with supply interference reduction for flexible RFID sensor applications,'' *IEEE J. Radio Freq. Identificat.*, vol. 4, no. 1, pp. 3–13, Mar. 2020, doi: [10.1109/JRFID.2020.2967862.](http://dx.doi.org/10.1109/JRFID.2020.2967862)
- [4] M. Compare, P. Baraldi, and E. Zio, ''Challenges to IoT-enabled predictive maintenance for industry 4.0,'' *IEEE Internet Things J.*, vol. 7, no. 5, pp. 4585–4597, May 2020, doi: [10.1109/JIOT.2019.2957029.](http://dx.doi.org/10.1109/JIOT.2019.2957029)
- [5] J. Zhao, Y. Gao, T.-T. Zhang, H. Son, and C.-H. Heng, ''A 310-nA quiescent current 3-fs-FoM fully integrated capacitorless time-domain LDO with event-driven charge pump and feedforward transient enhancement,'' *IEEE J. Solid-State Circuits*, vol. 56, no. 10, pp. 2924–2933, Oct. 2021, doi: [10.1109/JSSC.2021.3077453.](http://dx.doi.org/10.1109/JSSC.2021.3077453)
- [7] M. Elhebeary and C.-K.-K. Yang, "A 92%-efficiency battery powered hybrid DC-DC converter for IoT applications,'' *IEEE Trans. Circuits Syst. I, Reg. Papers*, vol. 67, no. 10, pp. 3342–3351, Oct. 2020, doi: [10.1109/TCSI.2020.2979495.](http://dx.doi.org/10.1109/TCSI.2020.2979495)
- [8] J.-R. Huang, Y.-H. Wen, T.-H. Yang, J.-J. Lee, G.-T. Liu, K.-H. Chen, Y.-H. Lin, S.-R. Lin, and T.-Y. Tsai, ''A 10 nA ultra-low quiescent current and 60 ns fast transient response low-dropout regulator for Internetof-Things,'' *IEEE Trans. Circuits Syst. I, Reg. Papers*, vol. 69, no. 1, pp. 139–147, Jan. 2022, doi: [10.1109/TCSI.2021.3093057.](http://dx.doi.org/10.1109/TCSI.2021.3093057)
- [9] A. Dolgov, R. Zane, and Z. Popović, ''Power management system for online low power RF energy harvesting optimization,'' *IEEE Trans. Circuits Syst. I, Reg. Papers*, vol. 57, no. 7, pp. 1802–1811, Jul. 2010.
- [10] G. Chong, H. Ramiah, J. Yin, J. Rajendran, P.-I. Mak, and R. P. Martins, ''A wide-PCE-dynamic-Range CMOS cross-coupled differential-drive rectifier for ambient RF energy harvesting,'' *IEEE Trans. Circuits Syst. II, Exp. Briefs*, vol. 68, no. 6, pp. 1743–1747, Jun. 2021, doi: [10.1109/TCSII.2019.2937542.](http://dx.doi.org/10.1109/TCSII.2019.2937542)
- [11] P. Xu, D. Flandre, and D. Bol, "Analysis, modeling, and design of a 2.45-GHz RF energy harvester for SWIPT IoT smart sensors,'' *IEEE J. Solid-State Circuits*, vol. 54, no. 10, pp. 2717–2729, Oct. 2019, doi: [10.1109/JSSC.2019.2914581.](http://dx.doi.org/10.1109/JSSC.2019.2914581)
- [12] R. Dekimpe, P. Xu, M. Schramme, D. Flandre, and D. Bol, ''A battery-less BLE IoT motion detector supplied by 2.45-GHz wireless power transfer,'' in *Proc. 28th Int. Symp. Power Timing Modeling, Optim. Simulation (PAT-MOS)*, Jul. 2018, pp. 68–75.
- [13] G. Chowdary, A. Singh, and S. Chatterjee, "An 18 nA, 87% efficient solar, vibration and RF energy-harvesting power management system with a single shared inductor,'' *IEEE J. Solid-State Circuits*, vol. 51, no. 10, pp. 2501–2513, Oct. 2016, doi: [10.1109/JSSC.](http://dx.doi.org/10.1109/JSSC.2016.2585304) [2016.2585304.](http://dx.doi.org/10.1109/JSSC.2016.2585304)
- [14] D. Cabello, E. Ferro, O. Pereira-Rial, B. Martinez-Vazquez, V. M. Brea, J. M. Carrillo, and P. Lopez, ''On-chip solar energy harvester and PMU with cold start-up and regulated output voltage for biomedical applications,'' *IEEE Trans. Circuits Syst. I, Reg. Papers*, vol. 67, no. 4, pp. 1103–1114, Apr. 2020, doi: [10.1109/TCSI.2019.](http://dx.doi.org/10.1109/TCSI.2019.2944252) [2944252.](http://dx.doi.org/10.1109/TCSI.2019.2944252)
- [15] P.-H. Chen and P. M.-Y. Fan, "An 83.4% peak efficiency single-inductor multiple-output based adaptive gate biasing DC-DC converter for thermoelectric energy harvesting,'' *IEEE Trans. Circuits Syst. I, Reg. Papers*, vol. 62, no. 2, pp. 405–412, Feb. 2015.
- [16] S. Fan, R. Wei, L. Zhao, X. Yang, L. Geng, and P. X. L. Feng, ''An ultralow quiescent current power management system with maximum power point tracking (MPPT) for batteryless wireless sensor applications,'' *IEEE Trans. Power Electron.*, vol. 33, no. 9, pp. 7326–7337, Sep. 2018, doi: [10.1109/TPEL.2017.2769708.](http://dx.doi.org/10.1109/TPEL.2017.2769708)
- [17] S. Joo and S. Kim, ''Output-capacitor-free LDO design methodologies for high EMI immunity,'' *IEEE Trans. Electromagn. Compat.*, vol. 60, no. 2, pp. 497–506, Apr. 2018.
- [18] J. Silva-Martinez, X. Liu, and D. Zhou, "Recent advances on linear lowdropout regulators,'' *IEEE Trans. Circuits Syst. II, Exp. Briefs*, vol. 68, no. 2, pp. 568–573, Feb. 2021.
- [19] M. A. Akram, I.-C. Hwang, and S. Ha, ''Architectural advancement of digital low-dropout regulators,'' *IEEE Access*, vol. 8, pp. 137838–137855, 2020.
- [20] R. P. Martins, P.-I. Mak, S.-W. Sin, M.-K. Law, Y. Zhu, Y. Lu, J. Yin, C.-H. Chan, Y. Chen, K.-F. Un, M. Huang, M. Zhang, Y. Jiang, and W.-H. Yu, ''Revisiting the frontiers of analog and mixed-signal integrated circuits architectures and techniques towards the future internet of everything (IoE) applications,'' *Found. Trends Integr. Circuits Syst.*, vol. 1, nos. 2–3, pp. 72–216, 2021.
- [21] V. Gupta and G. A. Rincon-Mora, "A 5 mA 0.6  $\mu$ m CMOS Millercompensated LDO regulator with −27 dB worst-case power-supply rejection using 60 pF of on-chip capacitance,'' in *IEEE Int. Solid-State Circuits Conf. (ISSCC) Dig. Tech. Papers*, Feb. 2007, pp. 520–521, doi: [10.1109/ISSCC.2007.373523.](http://dx.doi.org/10.1109/ISSCC.2007.373523)
- [22] F. U. Ahmed, Z. T. Sandhie, L. Ali, and M. H. Chowdhury, ''A brief overview of on-chip voltage regulation in high-performance and highdensity integrated circuits,'' *IEEE Access*, vol. 9, pp. 813–826, 2021, doi: [10.1109/ACCESS.2020.3047347.](http://dx.doi.org/10.1109/ACCESS.2020.3047347)
- [23] G. Cai, Y. Lu, C. Zhan, and R. P. Martins, "A fully integrated FVF LDO with enhanced full-spectrum power supply rejection,'' *IEEE Trans. Power Electron.*, vol. 36, no. 4, pp. 4326–4337, Apr. 2021, doi: [10.1109/TPEL.2020.3024595.](http://dx.doi.org/10.1109/TPEL.2020.3024595)
- [24] M. Huang, H. Feng, and Y. Lu, "A fully integrated FVF-based lowdropout regulator with wide load capacitance and current ranges,'' *IEEE Trans. Power Electron.*, vol. 34, no. 12, pp. 11880–11888, Dec. 2019, doi: [10.1109/TPEL.2019.2904622.](http://dx.doi.org/10.1109/TPEL.2019.2904622)
- [25] Y. Huang, Y. Lu, F. Maloberti, and R. P. Martins, "Nano-ampere low-dropout regulator designs for IoT devices,'' *IEEE Trans. Circuits Syst. I, Reg. Papers*, vol. 65, no. 11, pp. 4017–4026, Nov. 2018, doi: [10.1109/TCSI.2018.2851226.](http://dx.doi.org/10.1109/TCSI.2018.2851226)
- [26] Y. Tan, C. Zhan, and G. Wang, ''A fully-on-chip analog low-dropout regulator with negative charge pump for low-voltage applications,'' *IEEE Trans. Circuits Syst. II, Exp. Briefs*, vol. 66, no. 8, pp. 1361–1365, Aug. 2019, doi: [10.1109/TCSII.2018.2881072.](http://dx.doi.org/10.1109/TCSII.2018.2881072)
- [27] Y. Lim, J. Lee, Y. Lee, S.-S. Song, H.-T. Kim, O. Lee, and J. Choi, ''An external capacitor-less ultralow-dropout regulator using a loop-gain stabilizing technique for high power-supply rejection over a wide range of load current,'' *IEEE Trans. Very Large Scale Integr. (VLSI) Syst.*, vol. 25, no. 11, pp. 3006–3018, Nov. 2017, doi: [10.1109/TVLSI.2017.2742603.](http://dx.doi.org/10.1109/TVLSI.2017.2742603)
- [28] G. Li, H. Qian, J. Guo, B. Mo, Y. Lu, and D. Chen, ''Dual active-feedback frequency compensation for output-capacitorless LDO with transient and stability enhancement in 65-nm CMOS,'' *IEEE Trans. Power Electron.*, vol. 35, no. 1, pp. 415–429, Jan. 2020, doi: [10.1109/TPEL.2019.2910557.](http://dx.doi.org/10.1109/TPEL.2019.2910557)
- [29] C. Yang, K. Ye, and M. Tan, ''A 0.5-V capless LDO with 30-dB PSRR at 10-kHz using a lightweight local generated supply,'' *IEEE Trans. Circuits Syst. II, Exp. Briefs*, vol. 67, no. 10, pp. 1785–1789, Oct. 2020, doi: [10.1109/TCSII.2019.2954700.](http://dx.doi.org/10.1109/TCSII.2019.2954700)
- [30] N. Liu and D. Chen, ''A transient-enhanced output-capacitorless LDO with fast local loop and overshoot detection,'' *IEEE Trans. Circuits Syst. I, Reg. Papers*, vol. 67, no. 10, pp. 3422–3432, Oct. 2020, doi: [10.1109/TCSI.2020.2991747.](http://dx.doi.org/10.1109/TCSI.2020.2991747)
- [31] M. Elhebeary and C.-K.-K. Yang, "A Class-D FVF LDO with multi-level PWM gate control, 280-ns settling time, and no overshoot/undershoot,'' *IEEE Trans. Circuits Syst. I, Reg. Papers*, vol. 67, no. 12, pp. 5600–5610, Dec. 2020, doi: [10.1109/TCSI.2020.3006777.](http://dx.doi.org/10.1109/TCSI.2020.3006777)
- [32] A. Nakhlestani, S. V. Kaveri, M. Radfar, and A. Desai, ''Low-power areaefficient LDO with loop-gain and bandwidth enhancement using nondominant pole movement technique for IoT applications,'' *IEEE Trans. Circuits Syst. II, Exp. Briefs*, vol. 68, no. 2, pp. 692–696, Feb. 2021, doi: [10.1109/TCSII.2020.3013646.](http://dx.doi.org/10.1109/TCSII.2020.3013646)
- [33] C. Răducan, A.-T. Grăjdeanu, C.-S. Plesa, M. Neag, A. Negoita, and M. D. Topa, ''LDO with improved common gate class-AB OTA handles any load capacitors and provides fast response to load transients,'' *IEEE Trans. Circuits Syst. I, Reg. Papers*, vol. 67, no. 11, pp. 3740–3752, Nov. 2020, doi: [10.1109/TCSI.2020.3012376.](http://dx.doi.org/10.1109/TCSI.2020.3012376)
- [34] Y. H. Woo, K. S. Ho, Y. Lin, Y. Zhou, K. N. Leung, Y. Zheng, and J. Guo, ''A flipped-voltage-follower-based low-dropout regulator with signal- and transient-current boosting,'' *Anal. Integr. Circuits Signal Process.*, vol. 105, no. 3, pp. 471–476, Dec. 2020, doi: [10.1007/s10470-020-01727-5.](http://dx.doi.org/10.1007/s10470-020-01727-5)
- [35] Z. Wang and S. Mirabbasi, "A 0.58-to-0.9-V input 0.53-V output 2.4- $\mu$ W current-feedback low-dropout regulator with 99.8% current efficiency,'' *IEEE Solid-State Circuits Lett.*, vol. 3, pp. 1–4, 2020, doi: [10.1109/LSSC.2019.2951690.](http://dx.doi.org/10.1109/LSSC.2019.2951690)
- [36] X. Ma, Y. Lu, and Q. Li, "A fully integrated LDO with 50-mV dropout for power efficiency optimization,'' *IEEE Trans. Circuits Syst. II, Exp. Briefs*, vol. 67, no. 4, pp. 725–729, Apr. 2020, doi: [10.1109/TCSII.2019.2919665.](http://dx.doi.org/10.1109/TCSII.2019.2919665)
- [37] P. Hazucha, T. Karnik, B. A. Bloechel, C. Parsons, D. Finan, and S. Borkar, ''Area-efficient linear regulator with ultra-fast load regulation,'' *IEEE J. Solid-State Circuits*, vol. 40, no. 4, pp. 933–940, Apr. 2005.
- [38] S. J. Yun, J. S. Yun, and Y. S. Kim, "Capless LDO regulator achieving −76 dB PSR and 96.3 fs FOM,'' *IEEE Trans. Circuits Syst. II, Exp. Briefs*, vol. 64, no. 10, pp. 1147–1151, Oct. 2017, doi: [10.1109/TCSII.2016.2628965.](http://dx.doi.org/10.1109/TCSII.2016.2628965)
- [39] S. Bu, K. N. Leung, Y. Lu, J. Guo, and Y. Zheng, ''A fully integrated lowdropout regulator with differentiator-based active zero compensation,'' *IEEE Trans. Circuits Syst. I, Reg. Papers*, vol. 65, no. 10, pp. 3578–3591, Oct. 2018, doi: [10.1109/TCSI.2018.2833162.](http://dx.doi.org/10.1109/TCSI.2018.2833162)
- [40] J. Guo and K. N. Leung, "A  $6-\mu$ W chip-area-efficient outputcapacitorless LDO in 90-nm CMOS technology,'' *IEEE J. Solid-State Circuits*, vol. 45, no. 9, pp. 1896–1905, Sep. 2010, doi: [10.1109/JSSC.](http://dx.doi.org/10.1109/JSSC.2010.2053859) [2010.2053859.](http://dx.doi.org/10.1109/JSSC.2010.2053859)
- [41] S. Bu, J. Guo, and K. N. Leung, "A 200-ps-response-time outputcapacitorless low-dropout regulator with unity-gain bandwidth >100 MHz in 130-nm CMOS,'' *IEEE Trans. Power Electron.*, vol. 33, no. 4, pp. 3232–3246, Apr. 2018, doi: [10.1109/TPEL.2017.2711017.](http://dx.doi.org/10.1109/TPEL.2017.2711017)
- [42] L. G. Salem, J. Warchall, and P. P. Mercier, "A successive approximation recursive digital low-dropout voltage regulator with PD compensation and sub-LSB duty control,'' *IEEE J. Solid-State Circuits*, vol. 53, no. 1, pp. 35–49, Jan. 2018, doi: [10.1109/JSSC.2017.2766215.](http://dx.doi.org/10.1109/JSSC.2017.2766215)
- [43] N. Adorni, S. Stanzione, and A. Boni, ''A 10-mA LDO with 16-nA IQ and operating from 800-mV supply,'' *IEEE J. Solid-State Circuits*, vol. 55, no. 2, pp. 404–413, Feb. 2020, doi: [10.1109/JSSC.2019.2948820.](http://dx.doi.org/10.1109/JSSC.2019.2948820)
- [44] X. Ming, Q. Li, Z.-K. Zhou, and B. Zhang, ''An ultrafast adaptively biased capacitorless LDO with dynamic charging control,'' *IEEE Trans. Circuits Syst. II, Exp. Briefs*, vol. 59, no. 1, pp. 40–44, Jan. 2012, doi: [10.1109/TCSII.2011.2177698.](http://dx.doi.org/10.1109/TCSII.2011.2177698)
- [45] A. Maity and A. Patra, ''A single-stage low-dropout regulator with a wide dynamic range for generic applications,'' *IEEE Trans. Very Large Scale Integr. (VLSI) Syst.*, vol. 24, no. 6, pp. 2117–2127, Jun. 2016, doi: [10.1109/TVLSI.2015.2503048.](http://dx.doi.org/10.1109/TVLSI.2015.2503048)
- [46] S.-W. Hong and G.-H. Cho, ''High-gain wide-bandwidth capacitor-less low-dropout regulator (LDO) for mobile applications utilizing frequency response of multiple feedback loops,'' *IEEE Trans. Circuits Syst. I, Reg. Papers*, vol. 63, no. 1, pp. 46–57, Jan. 2016.
- [47] C. Desai, D. Mandal, B. Bakkaloglu, and S. Kiaei, ''A 1.66 mV FOM output cap-less LDO with current-reused dynamic biasing and 20 ns settling time,'' *IEEE Solid-State Circuits Lett.*, vol. 1, no. 2, pp. 50–53, Feb. 2018, doi: [10.1109/LSSC.2018.2813533.](http://dx.doi.org/10.1109/LSSC.2018.2813533)
- [48] D. Mandal, C. Desai, B. Bakkaloglu, and S. Kiaei, ''Adaptively biased output cap-less NMOS LDO with 19 ns settling time,'' *IEEE Trans. Circuits Syst. II, Exp. Briefs*, vol. 66, no. 2, pp. 167–171, Feb. 2019, doi: [10.1109/TCSII.2018.2842642.](http://dx.doi.org/10.1109/TCSII.2018.2842642)
- [49] S.-Y. Peng, L.-H. Liu, P.-K. Chang, T.-Y. Wang, and H.-Y. Li, "A powerefficient reconfigurable output-capacitor-less low-drop-out regulator for low-power analog sensing front-end,'' *IEEE Trans. Circuits Syst. I, Fundam. Theory Appl.*, vol. 64, no. 6, pp. 1318–1327, Jun. 2017, doi: [10.1109/TCSI.2016.2561638.](http://dx.doi.org/10.1109/TCSI.2016.2561638)
- [50] Y.-P. Lin and K.-T. Tang, "An inductive power and data telemetry subsystem with fast transient low dropout regulator for biomedical implants,'' *IEEE Trans. Biomed. Circuits Syst.*, vol. 10, no. 2, pp. 435–444, Apr. 2016, doi: [10.1109/TBCAS.2015.2447526.](http://dx.doi.org/10.1109/TBCAS.2015.2447526)
- [51] Y. Jiang, D. Wang, and P. K. Chan, "A quiescent 407-nA outputcapacitorless low-dropout regulator with 0–100-mA load current range,'' *IEEE Trans. Very Large Scale Integr. (VLSI) Syst.*, vol. 27, no. 5, pp. 1093–1104, May 2019, doi: [10.1109/TVLSI.2018.2890698.](http://dx.doi.org/10.1109/TVLSI.2018.2890698)
- [52] P. M. Furth, S. Krishnapurapu, S. H. Pakala, and M. A. Haque, "A 5.3  $\mu$ A quiescent current fully-integrated low-dropout (LDO) regulator with transient recovery time enhancement,'' in *Proc. IEEE 56th Int. Midwest Symp. Circuits Syst. (MWSCAS)*, Aug. 2013, pp. 9–12, doi: [10.1109/MWS-](http://dx.doi.org/10.1109/MWSCAS.2013.6674572)[CAS.2013.6674572.](http://dx.doi.org/10.1109/MWSCAS.2013.6674572)
- [53] L. Dong, X. Zhao, and Y. Wang, "Design of an adaptively biased lowdropout regulator with a current reusing current-mode OTA using an intuitive analysis method,'' *IEEE Trans. Power Electron.*, vol. 35, no. 10, pp. 10477–10488, Oct. 2020, doi: [10.1109/TPEL.2020.2976118.](http://dx.doi.org/10.1109/TPEL.2020.2976118)
- [54] M. Darwish, M. Mohsen, A. Saad, and J. A. Weldon, ''Ultralow-area hysteretic control LDO with sub-1- $\mu$ A quiescent current," *IEEE Trans. Circuits Syst. II, Exp. Briefs*, vol. 63, no. 10, pp. 1004–1008, Oct. 2016, doi: [10.1109/TCSII.2016.2536240.](http://dx.doi.org/10.1109/TCSII.2016.2536240)
- [55] J. Torres, M. El-Nozahi, A. Amer, S. Gopalraju, R. Abdullah, K. Entesari, and E. Sanchez-Sinencio, ''Low drop-out voltage regulators: Capacitorless architecture comparison,'' *IEEE Circuits Syst. Mag.*, vol. 14, no. 2, pp. 6–26, 2nd Quart., 2014, doi: [10.1109/MCAS.2014.2314263.](http://dx.doi.org/10.1109/MCAS.2014.2314263)
- [56] F. Lavalle-Aviles, J. Torres, and E. Sánchez-Sinencio, ''A high power supply rejection and fast settling time capacitor-less LDO,'' *IEEE Trans. Power Electron.*, vol. 34, no. 1, pp. 474–484, Jan. 2019, doi: [10.1109/TPEL.2018.2826922.](http://dx.doi.org/10.1109/TPEL.2018.2826922)
- [57] R. G. Carvajal, J. Ramirez-Angulo, A. J. Lopez-Martin, A. Torralba, J. A. G. Galan, A. Carlosena, and F. M. Chavero, ''The flipped voltage follower: A useful cell for low-voltage low-power circuit design,'' *IEEE Trans. Circuits Syst. I, Reg. Papers*, vol. 52, no. 7, pp. 1276–1291, Jul. 2005, doi: [10.1109/TCSI.2005.851387.](http://dx.doi.org/10.1109/TCSI.2005.851387)
- [58] H. Chen and K. N. Leung, ''A fast-transient LDO based on buffered flipped voltage follower,'' in *Proc. IEEE Int. Conf. Electron Devices Solid-State Circuits (EDSSC)*, Dec. 2010, pp. 1–4, doi: [10.1109/EDSSC.2010.5713775.](http://dx.doi.org/10.1109/EDSSC.2010.5713775)
- [59] Y. Zeng, Y. Li, X. Zhang, and H.-Z. Tan, ''A push-pulled FVF based output-capacitorless LDO with adaptive power transistors,'' *Microelectron. J.*, vol. 64, pp. 69–77, Jun. 2017, doi: [10.1016/j.mejo.](http://dx.doi.org/10.1016/j.mejo.2017.04.008) [2017.04.008.](http://dx.doi.org/10.1016/j.mejo.2017.04.008)
- [60] Y. Lu, W.-H. Ki, and C. P. Yue, "A 0.65 ns-response-time 3.01 ps FOM fully-integrated low-dropout regulator with full-spectrum power-supplyrejection for wideband communication systems,'' in *IEEE Int. Solid-State Circuits Conf. (ISSCC) Dig. Tech. Papers*, Feb. 2014, pp. 306–307, doi: [10.1109/ISSCC.2014.6757446.](http://dx.doi.org/10.1109/ISSCC.2014.6757446)
- [61] Y. Lu, Y. Wang, Q. Pan, W.-H. Ki, and C. P. Yue, "A fully-integrated lowdropout regulator with full-spectrum power supply rejection,'' *IEEE Trans. Circuits Syst. I, Reg. Papers*, vol. 62, no. 3, pp. 707–716, Mar. 2015, doi: [10.1109/TCSI.2014.2380644.](http://dx.doi.org/10.1109/TCSI.2014.2380644)
- [62] L. Wang, W. Mao, C. Wu, A. Chang, and Y. Lian, ''A fast transient LDO based on dual loop FVF with high PSRR,'' in *Proc. IEEE Asia Pacific Conf. Circuits Syst. (APCCAS)*, Oct. 2016, pp. 99–102, doi: [10.1109/](http://dx.doi.org/10.1109/APCCAS.2016.7803906) [APCCAS.2016.7803906.](http://dx.doi.org/10.1109/APCCAS.2016.7803906)
- [63] J. Guo, M. Ho, K. Y. Kwong, and K. N. Leung, ''Power-area-efficient transient-improved capacitor-free FVF-LDO with digital detecting technique,'' *Electron. Lett.*, vol. 51, no. 1, pp. 94–96, Jan. 2015, doi: [10.1049/el.2014.3330.](http://dx.doi.org/10.1049/el.2014.3330)
- [64] Y. Lu, C. Li, Y. Zhu, M. Huang, U. Seng-Pan, and R. P. Martins, ''A 312 ps response-time LDO with enhanced super source follower in 28 nm CMOS,'' *Electron. Lett.*, vol. 52, no. 16, pp. 1368–1370, Aug. 2016, doi: [10.1049/el.2016.1719.](http://dx.doi.org/10.1049/el.2016.1719)
- [65] M. Al-Shyoukh, H. Lee, and R. Perez, "A transient-enhanced lowquiescent current low-dropout regulator with buffer impedance attenuation,'' *IEEE J. Solid-State Circuits*, vol. 42, no. 8, pp. 1732–1742, Aug. 2007, doi: [10.1109/JSSC.2007.900281.](http://dx.doi.org/10.1109/JSSC.2007.900281)
- [66] K. Keikhosravy and S. Mirabbasi, ''A 0.13-µm CMOS low-power capacitor-less LDO regulator using bulk-modulation technique,'' *IEEE Trans. Circuits Syst. I, Reg. Papers*, vol. 61, no. 11, pp. 3105–3114, Nov. 2014.
- [67] R. Magod, B. Bakkaloglu, and S. Manandhar, "A  $1.24$   $\mu$ A quiescent current NMOS low dropout regulator with integrated low-power oscillatordriven charge-pump and switched-capacitor pole tracking compensation,'' *IEEE J. Solid-State Circuits*, vol. 53, no. 8, pp. 2356–2367, Aug. 2018, doi: [10.1109/JSSC.2018.2820708.](http://dx.doi.org/10.1109/JSSC.2018.2820708)
- [68] J. Zarate-Roldan, M. Wang, J. Torres, and E. Sánchez-Sinencio, ''A capacitor-less LDO with high-frequency PSR suitable for a wide range of on-chip capacitive loads,'' *IEEE Trans. Very Large Scale Integr. (VLSI) Syst.*, vol. 24, no. 9, pp. 2970–2982, Sep. 2016, doi: [10.1109/TVLSI.2016.2527681.](http://dx.doi.org/10.1109/TVLSI.2016.2527681)
- [69] M. H. Kamel, A. N. Mohieldin, E.-S. Hasaneen, and H. F. A. Hamed, ''A hybrid NMOS/PMOS capacitor-less low-dropout regulator with fast transient response for SoC applications,'' *AEU, Int. J. Electron. Commun.*, vol. 96, pp. 207–218, Nov. 2018, doi: [10.1016/](http://dx.doi.org/10.1016/j.aeue.2018.09.036) [j.aeue.2018.09.036.](http://dx.doi.org/10.1016/j.aeue.2018.09.036)
- [70] J. Pérez-Bailón, A. Márquez, B. Calvo, N. Medrano, and P. A. Martínez, "Fast-transient high-performance  $0.18 \mu m$  CMOS LDO for batterypowered systems,'' *Electron. Lett.*, vol. 53, no. 8, pp. 551–552, Apr. 2017, doi: [10.1049/el.2016.4541.](http://dx.doi.org/10.1049/el.2016.4541)
- [71] M. Ho, J. Guo, K. H. Mak, W. L. Goh, S. Bu, Y. Zheng, X. Tang, and K. N. Leung, ''A CMOS low-dropout regulator with dominant-pole substitution,'' *IEEE Trans. Power Electron.*, vol. 31, no. 9, pp. 6362–6371, Sep. 2016, doi: [10.1109/TPEL.2015.](http://dx.doi.org/10.1109/TPEL.2015.2503919) [2503919.](http://dx.doi.org/10.1109/TPEL.2015.2503919)
- [72] K. N. Leung and Y. S. Ng, ''A CMOS low-dropout regulator with a momentarily current-boosting voltage buffer,'' *IEEE Trans. Circuits Syst. I, Reg. Papers*, vol. 57, no. 9, pp. 2312–2319, Sep. 2010, doi: [10.1109/TCSI.2010.2043171.](http://dx.doi.org/10.1109/TCSI.2010.2043171)
- [73] A. Maity and A. Patra, ''Tradeoffs aware design procedure for an adaptively biased capacitorless low dropout regulator using nested Miller compensation,'' *IEEE Trans. Power Electron.*, vol. 31, no. 1, pp. 369–380, Jan. 2016, doi: [10.1109/TPEL.2015.2398868.](http://dx.doi.org/10.1109/TPEL.2015.2398868)
- [74] A. Maity and A. Patra, ''A hybrid-mode operational transconductance amplifier for an adaptively biased low dropout regulator,'' *IEEE Trans. Power Electron.*, vol. 32, no. 2, pp. 1245–1254, Feb. 2017, doi: [10.1109/TPEL.2016.2554400.](http://dx.doi.org/10.1109/TPEL.2016.2554400)
- [75] J. Tang, J. Lee, and J. Roh, ''Low-power fast-transient capacitor-less LDO regulator with high slew-rate class-AB amplifier,'' *IEEE Trans. Circuits Syst. II, Exp. Briefs*, vol. 66, no. 3, pp. 462–466, Mar. 2019, doi: [10.1109/TCSII.2018.2865254.](http://dx.doi.org/10.1109/TCSII.2018.2865254)
- [76] C. Zhan, G. Cai, and W.-H. Ki, "A transient-enhanced output-capacitorfree low-dropout regulator with dynamic Miller compensation,'' *IEEE Trans. Very Large Scale Integr. (VLSI) Syst.*, vol. 27, no. 1, pp. 243–247, Jan. 2019, doi: [10.1109/TVLSI.2018.2867850.](http://dx.doi.org/10.1109/TVLSI.2018.2867850)
- [77] G. S. Kim, J. K. Park, G.-H. Ko, and D. Baek, "Capacitor-less lowdropout (LDO) regulator with 99.99% current efficiency using active feedforward and reverse nested Miller compensations,'' *IEEE Access*, vol. 7, pp. 98630–98638, 2019, doi: [10.1109/ACCESS.2019.2930079.](http://dx.doi.org/10.1109/ACCESS.2019.2930079)
- [78] Q. Duong, H.-H. Nguyen, J.-W. Kong, H.-S. Shin, Y.-S. Ko, H.-Y. Yu, Y.-H. Lee, C.-H. Bea, and H.-J. Park, ''Multiple-loop design technique for high-performance low-dropout regulator,'' *IEEE J. Solid-State Circuits*, vol. 52, no. 10, pp. 2533–2549, Oct. 2017, doi: [10.1109/JSSC.2017.2717922.](http://dx.doi.org/10.1109/JSSC.2017.2717922)
- [79] K. Li, C. Yang, T. Guo, and Y. Zheng, ''A multi-loop slew-rate-enhanced NMOS LDO handling 1-A-load-current step with fast transient for 5G applications,'' *IEEE J. Solid-State Circuits*, vol. 55, no. 11, pp. 3076–3086, Nov. 2020, doi: [10.1109/JSSC.2020.3005789.](http://dx.doi.org/10.1109/JSSC.2020.3005789)
- [80] J. Jiang, W. Shu, and J. S. Chang, ''A 65-nm CMOS low dropout regulator featuring >60-dB PSRR over 10-MHz frequency range and 100-mA load current range,'' *IEEE J. Solid-State Circuits*, vol. 53, no. 8, pp. 2331–2342, Aug. 2018, doi: [10.1109/JSSC.2018.2837044.](http://dx.doi.org/10.1109/JSSC.2018.2837044)
- [81] Y. Lim, J. Lee, S. Park, Y. Jo, and J. Choi, "An external capacitorless low-dropout regulator with high PSR at all frequencies from 10 kHz to 1 GHz using an adaptive supply-ripple cancellation technique,'' *IEEE J. Solid-State Circuits*, vol. 53, no. 9, pp. 2675–2685, Sep. 2018, doi: [10.1109/JSSC.2018.2841984.](http://dx.doi.org/10.1109/JSSC.2018.2841984)
- [82] L. Qian, K. Qian, X. He, Z. Chu, Y. Ye, G. Shi, and Y. Xia, ''Throughsilicon via-based capacitor and its application in LDO regulator design,'' *IEEE Trans. Very Large Scale Integr. (VLSI) Syst.*, vol. 27, no. 8, pp. 1947–1951, Aug. 2019, doi: [10.1109/TVLSI.2019.2904200.](http://dx.doi.org/10.1109/TVLSI.2019.2904200)
- [83] Ó. Pereira-Rial, P. López, and J. M. Carrillo, ''0.6-V-*VIN* 7.0-nA-*I<sup>Q</sup>* 0.75-mA-*I<sub>L</sub>* CMOS capacitor-less LDO for low-voltage micro-energyharvested supplies,'' *IEEE Trans. Circuits Syst. I, Reg. Papers*, vol. 69, no. 2, pp. 599–608, Feb. 2022, doi: [10.1109/TCSI.2021.3123057.](http://dx.doi.org/10.1109/TCSI.2021.3123057)
- [84] S. Chong and P. K. Chan, "A  $0.9-\mu A$  quiescent current outputcapacitorless LDO regulator with adaptive power transistors in 65-nm CMOS,'' *IEEE Trans. Circuits Syst. I, Reg. Papers*, vol. 60, no. 4, pp. 1072–1081, Apr. 2013, doi: [10.1109/TCSI.2012.2215392.](http://dx.doi.org/10.1109/TCSI.2012.2215392)
- [85] S. Pashmineh, S. Bramburger, H. Xu, M. Ortmanns, and D. Killat, "An LDO using stacked transistors on 65 nm CMOS," in *Proc. Eur. Conf. Circuit Theory Design (ECCTD)*, Sep. 2013, pp. 1–4, doi: [10.1109/ECCTD.2013.6662290.](http://dx.doi.org/10.1109/ECCTD.2013.6662290)
- [86] K. A. Bowman, S. Gangopadhyay, F. I. Atallah, H. H. Nguyen, J. Jeong, D. J. Yingling, A. Polomik, M. Harinath, N. Reeves, A. Cassier, B. R. Appel, and A. Raychowdhury, ''A 7-nm all-digital leakagecurrent-supply circuit for analog LDO dropout voltage reduction,'' *IEEE Solid-State Circuits Lett.*, vol. 2, no. 12, pp. 297–300, Dec. 2019, doi: [10.1109/LSSC.2019.2947239.](http://dx.doi.org/10.1109/LSSC.2019.2947239)
- [87] Y.-I. Kim and S.-S. Lee, "A capacitorless LDO regulator with fast feedback technique and low-quiescent current error amplifier,'' *IEEE Trans. Circuits Syst. II, Exp. Briefs*, vol. 60, no. 6, pp. 326–330, Jun. 2013, doi: [10.1109/TCSII.2013.2258250.](http://dx.doi.org/10.1109/TCSII.2013.2258250)
- [88] S. Fan, H. Li, Z. Guo, and L. Geng, "A 5.2  $\mu$ A quiescent current LDO regulator with high stability and wide load range for CZT detectors,'' *IEEE Trans. Nucl. Sci.*, vol. 64, no. 4, pp. 1087–1094, Apr. 2017, doi: [10.1109/TNS.2017.2676139.](http://dx.doi.org/10.1109/TNS.2017.2676139)
- [89] X. Qu, Z. Zhou, and B. Zhang, ''Ultralow-power fast-transient outputcapacitor-less low-dropout regulator with advanced adaptive biasing circuit,'' *IET Circuits, Devices Syst.*, vol. 9, no. 3, pp. 172–180, May 2015, doi: [10.1049/iet-cds.2014.0162.](http://dx.doi.org/10.1049/iet-cds.2014.0162)
- [90] M. Babaie, F.-W. Kuo, H.-N.-R. Chen, L.-C. Cho, C.-P. Jou, F.-L. Hsueh, M. Shahmohammadi, and R. B. Staszewski, ''A fully integrated Bluetooth low-energy transmitter in 28 nm CMOS with 36% system efficiency at 3 dBm,'' *IEEE J. Solid-State Circuits*, vol. 51, no. 7, pp. 1547–1565, Jul. 2016, doi: [10.1109/JSSC.2016.2551738.](http://dx.doi.org/10.1109/JSSC.2016.2551738)
- [91] J. Yin, S. Yang, H. Yi, W.-H. Yu, P.-I. Mak, and R. P. Martins, ''A 0.2 V energy-harvesting BLE transmitter with a micropower manager achieving 25% system efficiency at 0 dBm output and 5.2 nW sleep power in 28 nm CMOS,'' in *IEEE Int. Solid-State Circuits Conf. (ISSCC) Dig. Tech. Papers*, Feb. 2018, pp. 450–452, doi: [10.1109/ISSCC.2018.8310378.](http://dx.doi.org/10.1109/ISSCC.2018.8310378)
- [92] Y. Sun and A. Babakhani, ''A wirelessly powered injection-locked oscillator with on-chip antennas in 180-nm SOI CMOS for spectroscopy application,'' *IEEE Sensors Lett.*, vol. 3, no. 7, pp. 1–4, Jul. 2019, doi: [10.1109/LSENS.2019.2926640.](http://dx.doi.org/10.1109/LSENS.2019.2926640)
- [93] Y. Huang, Y. Chen, H. Jiao, P.-I. Mak, and R. P. Martins, ''A 3.36-GHz locking-tuned type-I sampling PLL with −78.6-dBc reference spur merging single-path reference-feedthrough-suppression and narrowpulse-shielding techniques,'' *IEEE Trans. Circuits Syst. II, Exp. Briefs*, vol. 68, no. 9, pp. 3093–3097, Sep. 2021.
- [94] Y. Chen, P.-I. Mak, and R. P. Martins, ''High-performance harmonic-rich single-core VCO with multi-LC tank: A tutorial,'' *IEEE Trans. Circuits Syst. II, Exp. Briefs*, vol. 69, no. 7, pp. 3115–3121, Jul. 2022, doi: [10.1109/TCSII.2022.3180351.](http://dx.doi.org/10.1109/TCSII.2022.3180351)
- [95] H. Guo, Y. Chen, P. -I. Mak, and R. P. Martins, ''A 0.083 mm<sup>2</sup> 25.2-to-29.5 GHz multi-LC-tank class-F<sub>234</sub> VCO with a 189.6-dBc/Hz FOM," *IEEE Solid-State Circuits Lett.*, vol. 1, no. 4, pp. 86–89, Apr. 2018.



S. F. WAN MUHAMAD HATTA (Senior Member, IEEE) received the M.Eng. degree in electronics engineering (solid state devices) from The University of Sheffield, U.K., in 2005, the M.Sc. degree from the University of Malaya, Malaysia, in 2009, and the Ph.D. degree from Liverpool John Moores University, U.K., in 2014. Her current research interests include emerging architectures in semiconductor electronics, biosensors, and artificial synapse devices for neuromorphic systems.



TAN YEE CHYAN received the B.Eng. (Hons.) and M.Sc. degrees in electrical and electronic engineering, in the field of analog and digital IC design from Universiti Sains Malaysia, Penang, Malaysia, in 2002, and 2006, respectively. He is currently pursuing the Ph.D. degree with the Department of Electrical Engineering, Faculty of Engineering, University of Malaya, Kuala Lumpur, Malaysia. He was a Design Engineer with OYL Research

and Development Sdn. Bhd. (presently known

as Daikin Research and Development Malaysia Sdn. Bhd.), Malaysia, from 2005 to 2007. He used to be a Lecturer with the Electronics Section, University Kuala Lumpur British Malaysian Institute, Kuala Lumpur. His current research interest includes integrated circuit design in power management chips. At the moment, he is attached to the Department of Electronic Engineering, Faculty of Engineering and Green Technology, Universiti Tunku Abdul Rahman, Malaysia.



NAI SHYAN LAI received the B.Eng. degree (Hons.) in electrical engineering and the Ph.D. degree in the field of silicon-based nanoelectronics and radiation detectors from the University of New South Wales, in 2007 and 2012, respectively. He is currently an Associate Professor at the School of Engineering, Asia Pacific University of Technology & Innovation, working in the area of micro- and nano-electronics. His research interests include semiconductor micro-

and nano-fabrication, quantum dot devices, cryogenic temperature measurements, single electron transistors, quantum computation, and silicon microdosimeters. Since 2009, he has been publishing most of his research work in IEEE TRANSACTIONS, American Institute of Physics, American Physical Society, and Nature Group journals.



CHEE-CHEOW LIM was born in Kuala Lumpur, Malaysia. He received the B.Eng. degree (Hons.) in electrical and electronic engineering from the Asia Pacific University of Technology & Innovation (APU), Malaysia, in 2014, and the Ph.D. degree in electrical engineering from the University of Malaya (UM), Malaysia, in 2019.

From 2021 to 2022, he was an Analog Engineer at Intel Corporation. He is currently a Lecturer at APU. His research interests include CMOS RF

integrated circuits and systems with specialization in RF oscillators, modeling, and characterization of passive inductors/transformers.

Dr. Lim received the best undergraduate final year project award, in 2014, IEEE ISSCC 2018 Student Travel Grant Award, and the IEEE SSCS Predoctoral Achievement Award, from 2018 to 2019.



YONG CHEN (Senior Member, IEEE) received the B.Eng. degree in electronic and information engineering from the Communication University of China (CUC), Beijing, China, in 2005, and the Ph.D. (Eng.) degree in microelectronics and solid-state electronics from the Institute of Microelectronics, Chinese Academy of Sciences (IME-CAS), Beijing, China, in 2010. From 2010 to 2013, he worked as a Postdoctoral Researcher with the Institute of Microelectronics, Tsinghua University,

Beijing. From 2013 to 2016, he was a Research Fellow at VIRTUS/EEE, Nanyang Technological University, Singapore. He has been an Assistant Professor with the State Key Laboratory of Analog and Mixed-Signal VLSI (AMSV), University of Macau, Taipa, Macau, since March 2016. His research interest includes integrated circuit designs involving analog/mixedsignal/RF/mm-wave/sub-THz/wireline. He was a recipient of the ''Haixi''



HARIKRISHNAN RAMIAH (Senior Member, IEEE) received the B.Eng. (Hons), M.Sc., and Ph.D. degrees in electrical and electronic engineering, in the field of analog and digital IC design from Universiti Sains Malaysia, Penang, Malaysia, in 2000, 2003, and 2008, respectively.

In 2002, he was with Intel Technology Sdn. Bhd., Penang, performing high-frequency signal integrity analysis. In 2003, he was with SiresLabs Sdn. Bhd., Cyberjaya. He is currently a Professor

with the Department of Electrical Engineering, University of Malaya, Kuala Lumpur, Malaysia, working in the area of RF integrated circuit (RFIC) and RF energy harvesting circuit design. He is also the Director of the Center of Research Industry 4.0 (CRI 4.0), University of Malaya. He has authored or coauthored several articles in technical publications. His research interests include analog-integrated circuit design, RFIC design, VLSI system design, and radio frequency energy harvesting power management module design.

Prof. Ramiah is a member of the Institute of Electronics, Information, and Communication Engineers. He was a recipient of the Intel Fellowship Grant Award, from 2000 to 2008. He had received a continuous international research funding in recognition of his work, from 2014 to 2021, such as the Motorola Foundation Grant. He is a Chartered Engineer of the Institute of Electrical Technology and a Professional Engineer registered under the Board of Engineers Malaysia.

(three places across the Straits) postgraduate integrated circuit design competition (Second Prize), in 2009, a co-recipient of the Best Paper Award at the IEEE Asia Pacific Conference on Circuits and Systems (APCCAS), in 2019, the Best Student Paper Award (Third Place) at the IEEE Radio Frequency Integrated Circuits (RFIC) Symposium, in 2021, and the Macao Science and Technology Invention Award (First Prize), in 2020. His team reported 3-chip inventions at the IEEE International Solid-State Circuits Conference-ISSCC (Chip Olympics), such as mm-wave PLL, in 2019, VCO, in 2019, and radio frequency VCO, in 2021. He serves as the Vice-Chair, from 2019 to 2021, and the Chair of IEEE Macau CAS Chapter, from 2021 to 2023, the Tutorial Chair of ICCS, in 2020, a Conference Local Organization Committee of A-SSCC, in 2019, a member of IEEE Circuits and Systems Society, Circuits and Systems for Communications (CASCOM) Technical Committee, from 2020 to 2022, and the Technical Program Committee (TPC) of A-SSCC, in 2021, APCCAS, from 2019 to 2021, ICTA, from 2020 to 2021, NorCAS, from 2020 to 2021, ICECS, in 2021, and ICSICT, in 2020, a Review Committee Member of ISCAS, from 2021 to 2022, and the TPC Co-Chair of ICCS, in 2021. He has been serving as an Associate Editor for IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, since 2019, and *Electronics Letters* (IET), since 2020, an Editor for *International Journal of Circuit Theory and Applications* (IJCTA), since 2020, a Guest Editor for IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS—II: EXPRESS BRIEFS, in 2021, and an Associate Editor for IEEE ACCESS, from 2019 to 2021.



PUI-IN MAK (Fellow, IEEE) received the Ph.D. degree from the University of Macau (UM), Macau, in 2006.

He is currently a Professor at the Department of ECE, Faculty of Science and Technology, UM, an Interim Director of the State Key Laboratory of Analog and Mixed-Signal VLSI, UM, and the Deputy Director (Research) at the Institute of Microelectronics, UM. His research interests include analog and radio-frequency (RF) circuits

and systems for wireless and multidisciplinary innovations.

Prof. Mak is a fellow of the Institution of Engineering and Technology (IET) and the U.K. Royal Society of Chemistry (RSC). He (co)-received the RFIC Best Student Paper Award, in 2021, the DAC/ISSCC Student Paper Award, in 2005, the CASS Outstanding Young Author Award, in 2010, the National Scientific and Technological Progress Award, in 2011, the Best Associate Editor of the IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS-II: EXPRESS BRIEFS, from 2012 to 2013, the A-SSCC Distinguished Design Award, in 2015, and the ISSCC Silkroad Award, in 2016. In 2005, he was decorated with the Honorary Title of Value by the Macau Government. He is/was the TPC Vice Co-Chair of ASP-DAC, in 2016, and a TPC Member of A-SSCC, from 2013 to 2016, ESSCIRC, from 2016 to 2017, and ISSCC, from 2017 to 2019. He was the Chairperson of the Distinguished Lecturer Program of IEEE Circuits and Systems Society, from 2018 to 2019. He has been an Overseas Expert of the Chinese Academy of Sciences, since 2018. His involvements with IEEE are an Editorial Board Member of IEEE Press (2014–2016); a member of Board-of-Governors of the IEEE Circuits and Systems Society (2009–2011); a Senior Editor of the IEEE JOURNAL ON EMERGING AND SELECTED TOPICS IN CIRCUITS AND SYSTEMS (2014–2015); and an Associate Editor of the IEEE JOURNAL OF SOLID-STATE CIRCUITS, in 2018, the IEEE SOLID-STATE CIRCUITS LETTERS, in 2017, the IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS—I: REGULAR PAPERS (2010–2011) and (2014–2015), and the IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS—II: EXPRESS BRIEFS (2010–2013). He is/was a Distinguished Lecturer of IEEE Circuits and Systems Society (2014–2015) and the IEEE Solid State Circuits Society (2017–2018).



RUI P. MARTINS (Fellow, IEEE) was born in April 1957. He received the bachelor's, master's, and Ph.D. degrees in electrical engineering and computers from the Department of Electrical and Computer Engineering (DECE), Instituto Superior Técnico (IST), University of Lisbon, Portugal, in 1980, 1985, and 1992, respectively. He has been with the DECE/IST, University of Lisbon, since October 1980. Since October 1992, he has been on leave from the University of Lisbon and with

the DECE, Faculty of Science and Technology (FST), University of Macau (UM), Macau, where he has been a Chair Professor, since August 2013. In FST, he was the Dean (1994–1997), and has been the UM's Vice Rector, since September 1997. From September 2008 to August 2018, he was the Vice-Rector (Research), and from September 2018 to August 2023, he was the Vice-Rector (Global Affairs). He received the Habilitation for Full Professor of electrical engineering and computers with the DECE, IST, University of Lisbon, in 2001. In 2003, he created the Analog and Mixed Signal VLSI Research Laboratory, UM, elevated in January 2011, to the State Key Laboratory (SKLAB), China (the first in engineering in Macau), being its Founding Director. He was the Founding Chair of UMTEC (UM company), from January 2009 to March 2019, supporting the incubation and creation of Digifluidic, in 2018, the first UM Spin-Off, whose CEO is a SKLAB Ph.D. graduate. He was also the Co-Founder of Chipidea Microelectronics, Macau, (later Synopsys-Macau, and now Akrostar), where the CEO is one of his Ph.D. graduates, from 2001 to 2002. Within the scope of his teaching and research activities, he has taught 21 bachelor's and master's courses in UM, and has supervised (or co-supervised) 47 theses, Ph.D. [\(23\)](#page-4-0) and master's [\(18\)](#page-4-1). He has authored or coauthored nine books and 12 book chapters; 49 patents, USA (39), Taiwan (three), and China (seven); 675 papers, in scientific journals (289) and in conference proceedings (386); and other 70 academic works, in a total of 815 publications. He has been a member of the Advisory Board of the *Journal of Semiconductors* of the Chinese Institute of Electronics (CIE), Institute of Semiconductors, Chinese Academy of Sciences, since January 2021, and a fellow of the Asia-Pacific Artificial Intelligent Association, since October 2021. He was the Founding Chair of IEEE Macau Section (2003–2005) and the IEEE Macau Joint-Chapter on Circuits and Systems (CAS)/Communications (COM) 2009 World Chapter of the Year of IEEE CAS Society (CASS) (2005–2008), the General Chair of the IEEE Asia-Pacific Conference on CAS (APCCAS), in 2008, the Vice-President (VP) of Region 10 (Asia, Australia, and Pacific) (2009–2011), and the VP of World Regional Activities and Membership of IEEE CASS (2012– 2013). He was an Associate-Editor of the IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS—II: EXPRESS BRIEFS (2010–2013), and he was nominated as the Best Associate Editor (2012–2013). He was also a member of the IEEE CASS Fellow Evaluation Committee (2013, 2014, and 2018–the Chair, and 2019, 2021, and 2022–the Vice-Chair); the IEEE Nominating Committee of Division I Director (CASS/EDS/SSCS) (2014); and IEEE CASS Nominations Committee (2016–2017). In addition, he was the General Chair of the ACM/IEEE Asia South Pacific Design Automation Conference (ASP-DAC 2016), receiving the IEEE Council on Electronic Design Automation (CEDA) Outstanding Service Award, in 2016, and also the General Chair of the IEEE Asian Solid-State Circuits Conference (A-SSCC 2019). He was the Vice-President (2005–2014), the President (2014–2017), and now again the Vice-President of the Association of Portuguese Speaking Universities (AULP) (2021–2024), and received three Macau Government Decorations, such as the Medal of Professional Merit (Portuguese, in 1999), the Honorary Title of Value (Chinese, in 2001), and the Medal of Merit in Education (Chinese, in 2021). In July 2010, he was elected, unanimously, as a Corresponding Member of the Lisbon Academy of Sciences, being the only Portuguese Academician working and living in Asia.