

Received April 1, 2022, accepted May 5, 2022, date of publication May 17, 2022, date of current version May 23, 2022. *Digital Object Identifier 10.1109/ACCESS.2022.3175876*

# Modular Expandable Multiinput Multioutput (MIMO) High Step-Up Transformerless DC–DC Converter

## ZA[H](https://orcid.org/0000-0002-5757-3286)RA SAADATIZADEH<sup>O</sup>, (Graduate Student Member, IEEE), PEDRAM CHAVOSHIPOU[R H](https://orcid.org/0000-0001-6447-5345)ERIS, (Graduate Student Member, IEEE), AND H. ALAN MANTOOTH<sup>O</sup>, (Fellow, IEEE)

Electrical Engineering Department, University of Arkansas, Fayetteville, AR 72701, USA

Corresponding author: Zahra Saadatizadeh (zahras@uark.edu)

**ABSTRACT** In this paper, a Multi-Input Multi-Output (MIMO) high step-up transformerless DC-DC converter is proposed. The proposed converter can expand the number of ports from both input and output terminals. Also, it has a modular structure using voltage multiplier cells (a switch, two diodes, a capacitor, and an inductor). The proposed converter is useful for a wide range of applications and has the merit of interfacing multiple hybrid voltage sources with each other to supply different loads with various voltage levels. All the output voltages of the output ports can be regulated at the same time by tuning separate controlling parameters. Since digital control has the benefit of [\(1\)](#page-2-0) enhancing efficiency, [\(2\)](#page-2-1) higher flexibility than analog electronics, [\(3\)](#page-2-2) ease of use, [\(4\)](#page-2-3) improving reliability and stability in hybrid energy conversion applications, this method of controlling implementation is adopted. The key contributions of this article would be 1) expandable modular MIMO converter with high performance for all range of duty cycles; 2) integration of hybrid energy sources and delivering to multiple loads; 3) nonlinear digital controlling approach to achieve fast transient response under the variation of input voltage sources and output loads, and 4) high voltage gain with low normalized power stress on switches. To simplify the analysis, first, single-input, dual-output (SIDO) mother-module, dual-input, three-output (DITO) and three-input, four-output (TIFO) developed modules are carefully analyzed and then, the MIMO structure is explained. To verify the theoretical results, a prototype of SIDO operation of the proposed converter with a digital controlling scheme is implemented for 30V input voltage /150V, 250V output voltages with the total power of 450W. Furthermore, experimental results of DITO operation with 30V and 40V input voltages/150V, 250V, 405V output voltages with the total power of 800W are extracted.

**INDEX TERMS** Single-input/dual-output dc-dc converter, dual-input/three-output dc-dc converter, multiinput/multi-output dc-dc converter, high step-up, expandable structure, voltage multiplier cells.

#### **I. INTRODUCTION**

MULTIPORT DC-DC converters (MPCs) are applicable in versatile applications including photovoltaic (PV) energy systems [1], [2], microgrids with multiple sources and integrated energy storage [3], battery systems [4], data centers [5], and electric traction [6]. Fig. 1(a) shows the general application of a DC-DC multiport converter. MPCs with the capability of increasing the voltage levels to the standard levels of different output loads are widely required [7]. Also, MPCs increase the reliability of using these sources by interfacing

The associate editor coordinating the review of this manuscript and approving it for p[u](https://orcid.org/0000-0003-1981-842X)blication was B. Chitti Babu<sup>D</sup>.

multiple sources together since the renewable energy sources are affected by the environmental changes [8]–[10].

Although several single-input single-output (SISO) DC-DC boost converters can be used to interface each of the sources to the loads as shown in Fig. 1(b), in that case, the number of components, power loss, selected duty cycles for the switches and costs will be considerably high. It is noteworthy that the voltage gains of the conventional SISO DC-DC boost converters are directly related to the duty cycle of their switches and by adopting extreme duty cycles when there is a voltage drop in the voltage source, the active switches would experience severe voltage spikes [11]. One DC-DC MIMO converter can be utilized instead of using



**FIGURE 1.** (a) General application of a DC-DC multiport converter; (b) Conventional schematic for integrating various input sources and output loads applying SISO DC-DC converters; (c) Proposed schematic for integrating various input sources and output loads applying MIMO DC-DC converter.

several SISO converters to integrate multiple sources and multiple output loads to optimize the performance of system as shown in Fig. 1(c). Consequently, by using MIMO converters, the components' number and power conversion stages can be decreased, also the power density can be increased.

Multiport DC-DC converters can be generally divided into two main groups transformer-based and transformerless boost MPCs. In [12]–[18], MPCs based on transformers and coupled inductors are presented. The conversion ratios of these converters are increased by adding the turn ratio of the secondary windings of their utilized transformers or coupled inductors. However, converters with transformers suffer from the high volume, high voltage spikes on elements, and as much as the operating powers of these converters increase, the size of their transformers increases. Also, converters with coupled inductors experience high input current ripples which affect the life span of the renewable energy sources and cause high leakage inductances and conduction losses.

To avoid the drawbacks of the coupled-inductor or transformer-based DC-DC boost MPCs, simpler structures are presented in [19]–[23]. The main drawback of these converters is that their conversion ratios are directly dependent on the duty cycles of their switches. By selecting high duty cycles, the switches may experience voltage spikes,

especially in high power applications. To reduce the voltage spikes on switches in transformerless DC-DC boost MPCs, interleaved converters are presented such as in [24]. In these converters by shifting phases between the switches, the voltage stress on active switches can be reduced. However, these converters have the constraint of providing different conversion ratios for different ranges of duty cycles. To achieve high voltage gains in transformerless DC-DC boost MPCs, converters with voltage multiplier (VM) cells have been presented such as in [25] and [26]. However, in these converters there is no specific switch for each output port, as a result, there is not enough controlling criterion to control each of the output ports, separately. In [27], there has been a DC-DC MIMO converter utilizing a single inductor presented. This converter has low voltage gain. Also, in this converter, the voltage sources and output loads are non-common grounded. As a result, when one of the switches in one of the modules is failed, the power cannot be delivered to other modules.

In [28], to improve transient responses in dc-dc converters, the idea of proximate time-optimal digital control is applied as a hybrid digital adaptive (HDA) controller. By HDA controller, the currents of the inductor and capacitor are estimated by an adaptive adjustment and are sent to HAD. This method achieves optimal transient responses for a wide range of step changes of the load with fixed input voltage. Due to the development of microprocessor boards in recent years, the implementation of these controlling schemes has become easier. In [29], a digital control strategy has been employed on a bidirectional fly-back converter. The presented digital control scheme in [29] leads to high efficiency and fast charge/discharge speed [30]. Implemented digital control in [31] has been increased flexibility compared to analog feedback systems.

In this paper, a transformerless MPC is presented. The number of input and output terminals of the proposed converter can be increased which makes the converter suitable for a wide range of applications. The active and passive components of the proposed converter would not experience voltage stress caused by leakage inductances. Comparing the four-input developed module of the proposed converter with other conventional ones, the proposed converter has higher voltage gain for ports with the least power stress on switches. Moreover, the voltage gain of the converter is increased by the utilized VM cell for each output port, therefore, extreme duty cycles would not be applied to active switches to achieve higher powers or compensating the output voltages. There is a specific switch for each output port that can regulate the output voltage to the desired demanded level by the load. The voltage gain of each of the output ports is increased and controlled by its own cell and the ports can be operated independent from each other. Considering that the input voltage sources might be different from each other with different generated voltage and current ratings and if they are renewable energy sources such as photovoltaic cells (PVs), they might not be available all the time and they might experience a sudden drop in energy generation due to their dependency to



**FIGURE 2.** The proposed converter and its expanded structure; (a) SIDO converter; (b) MIMO converter.

the environmental conditions, a nonlinear-based control that can compensate for the transient drop or raise of power by these sources is adopted.

#### **II. THE PROPOSED CONVERTER**

The basic power circuit of the proposed single-input, twooutput converter is shown in Fig. 2(a). The proposed converter has the components of the inductors  $L_1, L_2$ , capacitors  $C_1, C_2$ , diodes  $D_{a1}$ ,  $D_{b1}$ ,  $D_{a2}$ ,  $D_{b2}$ . The capacitors are large enough to be considered the constant DC voltages across In the proposed converter, by using the duty cycles of *D*<sup>1</sup> and *D*2, the first and second output voltages of  $V_{o1}$  and  $V_{o2}$ , respectively are regulated at the same time for any constant voltages under the input voltage or output loads variations. In this study, at first, the proposed SIDO mother-module is analyzed and then the results of the expanded form of the proposed converter to 2-input/3-output, 3-input/4-output, 4-input/5-output and also  $(N - 1)$ -input/N-output are given. The power circuit of expanded multi-input, multi-output converter is illustrated in Fig. 2(b). As an example, in Fig. 3 the switching pattern of switches for  $D_1 < D_2$  is shown.

Moreover, it includes two switches  $S_1$  and  $S_2$  with the operating duty cycles of *D*<sup>1</sup> and *D*2, respectively.

### A. ANALYSIS OF THE PROPOSED SINGLE-INPUT, DUAL-OUTPUT SIDO MOTHER-MODULE

The proposed converter can operate for two conditions of duty cycles as  $D_1 < D_2$  and  $D_1 > D_2$ . As a result, it has different equations in these conditions which are explained in the following sections. The equivalent circuits of the proposed converter during a switching period for  $D_1$  <  $D_2$  and  $D_1$  >  $D_2$  are illustrated in Figs. 4 and 5, respectively.

1) ANALYSIS FOR  $D_1 < D_2$ 

Considering Fig. 4, the proposed converter has three operating modes. Accordingly, the voltage across the inductor *L*<sup>1</sup> during a switching period would be:

<span id="page-2-0"></span>
$$
v_{L1} = \begin{cases} V_i & \text{during Mode } 1 \left( D_1 T_s \right) \\ V_i - V_{C2} & \text{during Models } 2, 3 \left( 1 - D_1 \right) T_s \end{cases} \tag{1}
$$

As a result, in the steady state, the voltage balance law for the inductor  $L_1$  can be written as follows:

<span id="page-2-1"></span>
$$
\tilde{v}_{L1} = D_1 V_i + (1 - D_1)(V_i - V_{C2}) = 0 \tag{2}
$$

By simplifying the above equation, it is obtained as follows:

<span id="page-2-2"></span>
$$
V_{C2} = [1/(1 - D_1)]V_i
$$
 (3)

Considering Figs. 4(b) and 4(c), during modes 2 and 3, the switch  $S_1$  is OFF and the diodes  $D_{1a}$  and  $D_{2b}$  are ON. As a result, it can be written as follows:

<span id="page-2-3"></span>
$$
V_{C1} = V_{C2} - V_i = [D_1/(1 - D_1)]V_i \tag{4}
$$

Considering Fig.  $4(a)$ , during mode 1, the switch  $S_1$  and diode *D*1*<sup>a</sup>* are conducting. The conversion ratio of first output voltage over the input voltage for the first port  $(G_1 = V_{o1}/V_i)$ is obtained as follows:

<span id="page-2-4"></span>
$$
G_1 = V_{o1}/V_i = [(V_{C1} + V_{C2})/V_i + 1] = 2/(1 - D_1)
$$
 (5)

Considering Fig. 4, the voltage across the inductor  $L_2$  during a switching period is calculated as follows:

$$
v_{L2} = \begin{cases} V_i + V_{C2} & \text{during Mode } 1 (D_1 T_s) \\ V_i & \text{during Mode } 2 [(D_2 - D_1) T_s] \\ V_i - V_{o2} & \text{during Models } 3 [(1 - D_2) T_s] \end{cases} (6)
$$



**FIGURE 3.** Theoretical waveforms of the proposed converter during a switching period for  $D_2 > D_1$ .

As a result, in the steady-state, it can be written that:

$$
\tilde{v}_{L2} = (V_i + V_{C2})D_1 + V_i(D_2 - D_1) \n+ (V_i - V_{o2})(1 - D_2) = 0
$$
\n(7)

Consequently, the conversion ratio of second output voltage over the input voltage  $(G_2 = V_{o2}/V_i)$  is obtained as follows:

$$
G_2 = [D_1 V_{C2}/V_i + 1]/(1 - D_2) = 1/[(1 - D_1)(1 - D_2)]
$$
\n(8)

Considering Fig. 4, the voltage stresses on switches and diodes during the time interval that they are OFF is calculated as following equations:

<span id="page-3-0"></span>
$$
V_{S1} = V_{C2} = V_{o1}/2 \quad during \ [(1 - D_1) T_s]
$$
 (9)

$$
V_{D1b} = V_{o1} - V_{C2} = V_{o1}/2 \quad during (1 - D_1) T_s \quad (10)
$$

$$
V_{D1a} = V_{C2} = V_{o1}/2 \quad \text{during } D_1 T_s \tag{11}
$$

$$
V_{S2} = V_{o2} \quad during \, Mode \, 3 \, [(1 - D_2) \, T_s] \tag{12}
$$

$$
V_{D2b} = V_{C2} = V_{o1}/2 \quad during \ D_1 \ T_s \tag{13}
$$
\n
$$
\int V_{C2} + V_{o} = V_{o1}/2 + V_{o2} \tag{13}
$$

$$
V_{D2a} = \begin{cases} V_{C2} + V_{o2} = V_{o1}/2 + V_{o2} \\ \text{during Model 1 (D1 Ts)} \\ V_{o2} \end{cases} \tag{14}
$$

where considering Fig. 3, the interval time of  $(1 - D_1)T_s$  is equal to the interval time of modes 2 and 3.  $D_1 T_s$  is equal to the time interval for mode 1. Considering Fig. 4, the average currents of switches and diodes during their conducting interval time are calculated as following equations:

<span id="page-3-1"></span>
$$
I_{S1} = (I_{L1} - I_{o1})/D_1 \quad during \, D_1 \, T_s \tag{15}
$$

$$
I_{D1b} = I_{o1}/D_1 \quad during \, D_1T_s \tag{16}
$$

$$
I_{D1a} = I_{o1}/(1 - D_1 \quad \text{during } (1 - D_1)T_s \tag{17}
$$

$$
I_{S2} = I_{L2} = (I_{L2} - I_{o2})/D_2 \quad \text{during } D_2 T_s \tag{18}
$$

$$
I_{D2b} = (I_{o1} + I_{L2} - I_{o2})/(1 - D_1 \quad \text{during } (1 - D_1) T_s
$$

$$
(19)
$$

$$
I_{D2a} = I_{L2} = I_{o2}/(1 - D_2 \quad \text{during } (1 - D_2)T_s \tag{20}
$$

It is obvious that the average input current of  $i_i$  would be equal to  $I_{i1} = I_{L1} + I_{L2}$ . Considering power balance law, the average current of *IL*<sup>1</sup> would be obtained as follows:

<span id="page-3-2"></span>
$$
I_{L1} = G_1 I_{o1} + G_2 I_{o2} - I_{L2}
$$
  
= 
$$
\frac{D_1 I_{o1}}{(1 - D_1)(1 - D_2)} + \frac{2I_{o2}}{1 - D_1}
$$
(21)



FIGURE 4. The equivalent power circuits of Modes 1, 2, 3 for  $D_1 < D_2$ ; (a) Mode 1; (b) Mode 2; (c) Mode 3.





2) ANALYSIS FOR *D*<sup>1</sup> > *D*<sup>2</sup>

The equivalent circuits of the proposed converter during first and third modes for  $D_1 > D_2$  are same as them for  $D_1 < D_2$ , which are illustrated in Fig. 4(a) and 4(c), respectively. The equivalent power circuit for second mode of  $D_1 > D_2$ is shown in Fig. 5. Accordingly, the equations [\(1\)](#page-2-0)-[\(5\)](#page-2-4) are obtained in the operation of  $D_1 > D_2$  same as  $D_1 < D_2$ . Considering Figs. 4(a), 4(c) and 4, the voltage across the inductor  $L_2$  during a switching period is:

$$
v_{L2} = \begin{cases} V_i + V_{C2} & \text{during Models } 1, 2 \, (D_2 T_s) \\ V_i - V_{o2} & \text{during Models } 3 \, [(1 - D_2) \, T_s] \end{cases} \tag{22}
$$

Consequently, applying the voltage balance law for the inductor *L*<sup>2</sup> results that the conversion ratio of second output voltage over the input voltage  $(G_2 = V_{o2}/V_i)$ :

$$
G_2 = [D_2 V_{C2}/V_i + 1]/(1 - D_2)
$$
  
= [1 + D<sub>2</sub>/(1 - D<sub>1</sub>)]/(1 - D<sub>2</sub>) (23)

The voltage stresses on switches and diodes during the time interval that they are OFF is calculated as follows:

$$
V_{D2a} = V_{C2} + V_{o2} \quad during \, Mode \, 1 \, (D_2 T_s) \tag{24}
$$

$$
V_{S2} = \begin{cases} V_{C2} + V_{o2} & \text{during Mode 2} \ [ (D_1 - D_2) T_s ] \\ V_{o2} & \text{during Mode 3} \ [ (1 - D_1) T_s ] \end{cases} \tag{25}
$$

Also, in this operation, same as the operation of  $D_1 < D_2$ , the equations  $(9)$ - $(11)$  and  $(13)$  are obtained. Considering Figs. 4(a), 4(c) and 4, the average currents of switches and diodes during their conducting interval time are calculated as equations [\(15\)](#page-3-1)-[\(20\)](#page-3-1). Considering power balance law, the average current of  $I_{L1}$  would be obtained as follows:

$$
I_{L1} = G_1 I_{o1} + G_2 I_{o2} - I_{L2} = \frac{D_2 I_{o1}}{(1 - D_1)(1 - D_2)} + \frac{2I_{o2}}{1 - D_1}
$$
\n(26)

#### 3) DESIGN CONSIDERATIONS

In continuous conduction mode (CCM) operation of the proposed converter, the average values of the currents passing through the inductances *L*<sup>1</sup> and *L*<sup>2</sup> have to be higher than half of their current ripples  $[I_L > (\Delta I_L/2)]$ . Consequently, the following inequalities have to be verified;

$$
L_1 > (V_i D_1)/(2I_{L1} f_s) \tag{27}
$$

$$
L_2 > (V_i - V_{o2})(1 - D_2)/(2I_{L2}f_s)
$$
 (28)

The inductors' currents ripple is calculated as  $\Delta i_{L1}$  =  $V_i D_1 T_s / L_1$  and  $\Delta i_{L2} = (V_i - V_{o2})(1 - D_2) T_s / L_2$ .

Therefore, it can be written that:

$$
i_{L1-\max} = I_{L1} \pm \Delta i_{L1}/2
$$
 (29)

$$
i_{L2-\text{max}} = I_{L2} \pm \Delta i_{L2}/2 \tag{30}
$$

For both conditions of  $D_1 < D_2$  and  $D_1 > D_2$ , the average currents of the capacitors are calculated as follows;

$$
I_{Co1} = \begin{cases} [(1 - D_1)/D_1]I_{o1} & \text{during } (D_1 T_s) \\ -I_{o1} & \text{during } (1 - D_1) T_s \end{cases}
$$
(31)  

$$
I_{Co2} = \begin{cases} -I_{o2} & \text{during } (D_2 T_s) \\ I_{L2} - I_{o2} = [D_2/(1 - D_2)]I_{o2} & (32) \\ \text{during } (1 - D_2) T_s & (32) \end{cases}
$$

$$
I_{C1} = \begin{cases} I_{o1}/D_1 & \text{during } (D_1 T_s) \\ -I_{o1}/(1 - D_1) & \text{during } (1 - D_1) T_s \end{cases}
$$
(33)

$$
I_{C2} = \begin{cases} \n-[I_{L1} - I_{o2}/(1 - D_1)](1 - D_1)/D_1 \\ \nduring D_1 T_s \\ \nI_{L1} - I_{o2}/(1 - D_1) \\ \nduring (1 - D_1) T_s \n\end{cases} \tag{34}
$$

By considering the hold-up time required for step-load response, voltage ripple across each of the output capacitors  $(\Delta V_{Co})$  and voltage ripple caused by the Equivalent Series Resistance (ESR) of the output capacitors  $\Delta V_{o1} = \Delta V_{Co1} +$  $\Delta V_{Co-ESR} = \Delta V_{Co1} + r_{Co1} \Delta I_{Co1}$ . As a result, the minimum values of the capacitors can be calculated as given in Table 1.

#### **TABLE 1.** Minimum values of capacitors.



# 4) SMALL SIGNAL ANALYSIS AND CONTROLLING SYSTEM OF PROPOSED SIDO MOTHER-MODULE

## *a: CONTINUES PI CONTROLLING SYSTEM*

According to Fig. 4, it is assumed that the inductor currents  $i_{L1}$ ,  $i_{L2}$ , capacitor voltages  $v_{C1}$ ,  $v_{C2}$ ,  $v_{Co1}$ ,  $v_{Co2}$  are the state variables. The input voltage source  $v_i$  is defined by source vector  $u_{in}$ . The output voltages are  $v_{Co1}$ ,  $v_{Co2}$  should be regulated. Accordingly, the state matrixes as follows:

$$
sX = AX + B_0\tilde{v}_i + B_1\tilde{d}_1 + B_2\tilde{d}_2\tag{35}
$$



**FIGURE 6.** Closed loop controller of the output voltages for the proposed SIDO mother-module for  $D_2 > D_1$ .

The state matrix *A* and matrixes  $B_1$ ,  $B_2$  are obtained as (36) and (37), as shown at the bottom of the next page.

$$
X = \begin{bmatrix} \tilde{i}_{L1} \\ \tilde{i}_{L2} \\ \tilde{v}_{C1} \\ \tilde{v}_{C2} \\ \tilde{v}_{Co2} \end{bmatrix}, \quad B_2 = \begin{bmatrix} 0 \\ \frac{V_{Co2}}{L_2} \\ 0 \\ 0 \\ 0 \\ -I_{L2} \\ 0 \\ -I_{L2} \end{bmatrix},
$$
  

$$
B_1 = \begin{bmatrix} V_{C2}/L_1 \\ V_{C2}/L_1 \\ V_{C2}/L_2 \\ V_{C1} - 2V_{C2} + r_C(I_{L2} - I_{L1}) \\ C_1 \\ C_1 \\ C_2 \\ \frac{V_{Co1} - 2(V_{C1} + V_i) - r_C(I_{L2} + I_{L1})}{C_2} \\ \frac{V_{C1} + V_{C2} + V_i - V_{Co1} - r_C I_{L21}}{2r_C C_{o1}} \end{bmatrix}
$$
(36)

As a result, the transfer functions of the output voltages *vCo*<sup>1</sup> and  $v_{Co2}$  are obtained as [\(38\)](#page-6-0) and [\(39\)](#page-6-0), as shown at the bottom of the next page, where

$$
C_1 = [0 \ 0 \ 0 \ 0 \ 1 \ 0] \tag{40}
$$

$$
C_2 = [0 \ 0 \ 0 \ 0 \ 0 \ 1] \tag{41}
$$

Therefore, by adjusting the PI parameters  $K_p$  and  $K_i$  of the voltage loop controllers, the closed-loop system of the proposed converter which is shown in Fig. 6, can achieve a better stability performance.

$$
G_{c1} = K_{p1} + K_{i1}/s = 0.00001 + 0.24/s \tag{42}
$$

$$
G_{c2} = K_{p2} + K_{i2}/s = 0.0001 + 0.05/s \tag{43}
$$

In order to generate the drive signals for  $S_1$  and  $S_2$  in Fig. 6 the PWM technique is used and  $D_1$  and  $D_2$  are respectively compared with the saw tooth wave  $V_t$ . When  $D_1$  is higher than  $V_t$ ,  $S_1$  is in on-state. Moreover,  $S_2$  is in on-state when  $D_2$ is larger than  $V_t$ . The bode diagrams of the open-loop transfer functions with the PI voltage controllers in the step-up operating mode can be obtained as shown in Fig. 7. The amplitude margin and the phase margin are both greater



**FIGURE 7.** Bode plots of the small-signal open-loop transfer functions with PI voltage controller; (a) bode for (G<sub>C1</sub>(s)  $\times$  G<sub>1</sub>(s)); bode for  $(G_{C2}(s) \times G_{2}(s)).$ 

than 0. Therefore, the closed-loop systems of the proposed converter, which adopts the PI voltage controllers, can operate stably. As mentioned before, the poles of transfer function are calculated before and were in the left half's plane.

## *b: DIGITAL NONLINEAR CONTROLLING SYSTEM DESIGN FOR THE PROPOSED SIDO MOTHER-MODULE*

The proposed nonlinear control for the proposed converter is written as following form:

<span id="page-5-0"></span>
$$
d_1 = \sqrt{k_{P1}(v_{Co1} - V_{Co1d}) + k_{I1} \int (v_{Co1} - V_{Co1d}) dt}
$$
 (44)

$$
d_2 = \sqrt{k_{P2}(v_{Co2} - V_{Co2d}) + k_{I2} \int (v_{Co2} - V_{Co2d}) dt}
$$
 (45)

where, *VCo*1*<sup>d</sup>* and *VCo*2*<sup>d</sup>* are the final stable values of the capacitors voltages of  $v_{Co1}$  and  $v_{Co2}$ .  $d_1$  and  $d_2$  are controlling parameters for the two output voltages.

It is seen that the nonlinear control equations are the square root form of the linear PI controllers. where,  $d_1$  and  $d_2$  are always positive. The proposed control strategy in [\(44\)](#page-5-0)-[\(45\)](#page-5-0) leads to a stable closed-loop system. The output voltage's error will be close to zero under the variations of output load or input voltage. To demonstrate this capability, at first the average error closed-loop dynamics are obtained and then the stability analysis is resulted. Consequently, considering (36), the state error matrix would be written as follows;

$$
\begin{bmatrix} e_1 \\ e_2 \\ e_3 \\ e_4 \\ e_5 \\ e_6 \end{bmatrix} = \begin{bmatrix} i_{L1} \\ i_{L2} \\ v_{C1} \\ v_{C2} \\ v_{Co1} \\ v_{Co2} \end{bmatrix} - \begin{bmatrix} i_{L1d} \\ i_{L2d} \\ v_{C1d} \\ v_{Co2d} \\ v_{Co2d} \end{bmatrix} = x - x_d \quad (46)
$$

Accordingly, by derivation from above equation, it can be resulted that  $\vec{e} = \vec{x}$ . Moreover, for simplifying the analysis of state Matrixes with nonlinear equations, two extra variables should be defined as follows;

$$
z_1 = k_{I1} \int (v_{Co1} - V_{Co1d}) dt = k_{I1} \int e_5 dt \text{ or } z_1 = k_{I1} e_5
$$
\n
$$
z_2 = k_{I2} \int (v_{Co2} - V_{Co2-r}) dt = k_{I2} \int e_6 dt \text{ or } z_2 = k_{I2} e_6
$$
\n(48)

As a result, equations [\(44\)](#page-5-0)-[\(45\)](#page-5-0) are rewritten as follows:

<span id="page-6-1"></span>
$$
d_1 = \sqrt{k_{P1}e_5 + k_{I1} \int e_5 dt} = \sqrt{k_{P1}e_5 + z_1} \qquad (49)
$$

$$
d_2 = \sqrt{k_{P2}e_6 + k_{I2}\int e_6 dt} = \sqrt{k_{P2}e_6 + z_2} \qquad (50)
$$

Considering the equations (36)-(37), the state equations for time domain can be written as [\(51\)](#page-7-0), as shown at the bottom of the next page. Consequently, the state equations for error dynamics can be concluded as equation [\(52\)](#page-7-1), as shown at the bottom of the next page.

As a result, by replacing [\(49\)](#page-6-1)-[\(50\)](#page-6-1) into [\(52\)](#page-7-1), it would be written as equation [\(53\)](#page-7-1), as shown at the bottom of the next page. The equilibrium point of error Matrix in [\(53\)](#page-7-1) is obtained by setting error matrix equal to 0 as follows;



Consequently, the linearization of the closed-loop system about *eEquilibrium* is obtained as follows;

<span id="page-6-2"></span>
$$
\eta = M\eta = M \begin{bmatrix} e_1 - e_{1\infty} \\ e_2 - e_{2\infty} \\ e_3 - e_{3\infty} \\ e_4 - e_{4\infty} \\ e_5 - e_{5\infty} \\ e_6 - e_{6\infty} \\ z_1 - z_{1\infty} \\ z_2 - z_{2\infty} \end{bmatrix}^{T}
$$
(55)

Considering [\(53\)](#page-7-1)-[\(55\)](#page-6-2), the closed-loop system can be simplified as given in APENDIX, which will be asymptotically stable if all the eigenvalues lie in the left-half complex plane. The eigenvalues of the closed loop system are given by the characteristic equation of  $|\lambda I - M| = 0$ . Fig.8 shows schematic of the closed loop nonlinear digital controller for regulation of output voltages in the proposed SIDO mother-module for  $D_2 > D_1$ .

## B. ANALYSIS OF THE PROPOSED DUAL-INPUT, THREE-OUTPUT DITO DEVELOPED MODULE

The power circuit of the proposed dual input, thee output converter is illustrated as Fig. 9. The proposed converter has six conditions of duty cycles for 2 input, 3 output topology as shown in the left column of Table 2. As a result, the calculated equations for the output voltage of  $V_{o3}$  in six conditions of duty cycle are illustrated in second column of Table 2.

According to the third row of Table 2, the output voltage of  $V_{o3}$ , is same for two conditions of  $D_2 > D_1 > D_3$  and

<span id="page-6-0"></span>
$$
B_0 = \begin{bmatrix} 1/L_1 \\ -1/(2rcC_1) \\ (1-2D_1)/C_2 \\ 0 \end{bmatrix},
$$
  
\n
$$
A = \begin{bmatrix} 0 & 0 & 0 & -(1-D_1)/L_1 & 0 & 0 \\ 0 & 0 & 0 & D_1/L_2 & 0 & -(1-D_2)/L_2 \\ rc(1-D_1)/C_1 & rcD_1/C_1 & -(1/(2rcC_1) & (1-2D_1)/C_1 & D_1/C_1 & 0) \\ rc(1-D_1)/C_2 & -rcD_1/C_2 & (1-2D_1)/C_2 & -(1/C_2) & D_1/C_1 & 0 \\ 0 & -D_1/(2C_01) & D_1/(2rcC_01) & D_1/(2rcC_01) & -D_1/(2rcC_01) & 0 \\ 0 & (1-D_2)/C_2 & 0 & 0 & 0 & -1/(R_0C_02) \\ 0 & (1-D_2)/C_0 & 0 & 0 & 0 & -(1/(R_02C_02) \\ 0 & 0 & 0 & 0 & 0 & -(1/(R_02C_02) \\ 0 & 0 & 0 & 0 & 0 & -(1/(R_02C_02) \\ 0 & 0 & 0 & 0 & 0 & -(1/(R_02C_02) \\ 0 & 0 & 0 & 0 & 0 & -(1/(R_02C_02) \\ 0 & 0 & 0 & 0 & 0 & -(1/(R_02C_02) \\ 0 & 0 & 0 & 0 & 0 & -(1/(R_02C_02) \\ 0 & 0 & 0 & 0 & 0 & -(1/(R_02C_02) \\ 0 & 0 & 0 & 0 & 0 & -(1/(R_02C_02) \\ 0 & 0 & 0 & 0 & 0 & -(1/(R_02C_02) \\ 0 & 0 & 0 & 0 & 0 & -(1/(R_02C_02) \\ 0 & 0 & 0 & 0 & 0 & -(1/(R_02C_02) \\ 0 & 0 & 0 & 0 & 0 & -(1/(R_02C_02) \\ 0 & 0 & 0 & 0 & 0 & -(1/(R_02C_02)) \\ 0 & 0 & 0 & 0 & 0 & -(1/(R_02C_02)) \\ 0 & 0 & 0 & 0 & 0 & -(1/(R_02
$$

$$
G_2(s) = \left. \frac{\tilde{v}_{Co2}}{\tilde{d}_1} \right|_{\tilde{d}_1 = 0, \tilde{v}_i = 0} = \frac{G_{v_{Co2} - d2}(s)}{G_p(s)} = C_2 B_2 (sI - A)^{-1}
$$
\n(39)

 $D_1 > D_2 > D_3$ . In this part, as an example, the theoretical analysis of the two-input, three output converter with the duty cycle condition of  $D_2 > D_1 > D_3$  is given. The equivalent power circuits of the proposed converter for the duty cycle condition of  $D_2 > D_1 > D_3$ , during a switching period is shown in Fig. 10.

Considering Fig. 10, the voltage stress on switch and diodes in the third stage of DITO converter, during the

<span id="page-7-1"></span><span id="page-7-0"></span>
$$
\begin{bmatrix} i_1 \\ i_2 \\ i_3 \\ i_4 \\ i_5 \\ i_6 \\ i_7 \\ i_8 \\ i_9 \\ i_1 \\ i_1 \\ i_2 \\ i_3 \\ i_4 \\ i_5 \\ i_6 \\ i_7 \\ i_8 \\ i_9 \\ i_1 \\ i_1 \\ i_2 \\ i_3 \\ i_4 \\ i_5 \\ i_6 \\ i_7 \\ i_8 \\ i_9 \\ i_1 \\ i_1 \\ i_2 \\ i_3 \\ i_4 \\ i_5 \\ i_6 \\ i_7 \\ i_8 \\ i_9 \\ i_1 \\ i_1 \\ i_2 \\ i_3 \\ i_4 \\ i_5 \\ i_6 \\ i_7 \\ i_8 \\ i_9 \\ i_1 \\ i_1 \\ i_2 \\ i_3 \\ i_4 \\ i_5 \\ i_6 \\ i_7 \\ i_8 \\ i_9 \\ i_1 \\ i_1 \\ i_2 \\ i_3 \\ i_4 \\ i_5 \\ i_6 \\ i_7 \\ i_8 \\ i_9 \\ i_1 \\ i_2 \\ i_3 \\ i_4 \\ i_5 \\ i_6 \\ i_7 \\ i_8 \\ i_9 \\ i_1 \\ i_2 \\ i_3 \\ i_4 \\ i_5 \\ i_6 \\ i_7 \\ i_8 \\ i_9 \\ i_1 \\ i_1 \\ i_2 \\ i_3 \\ i_4 \\ i_5 \\ i_6 \\ i_7 \\ i_1 \\ i_2 \\ i_3 \\ i_4 \\ i_5 \\ i_6 \\ i_7 \\ i_1 \\ i_2 \\ i_3 \\ i_4 \\ i_5 \\ i_6 \\ i_7 \\ i_1 \\ i_2 \\ i_3 \\ i_5 \\ i_6 \\ i_7 \\ i_1 \\ i_2 \\ i_3 \\ i_5 \\ i_6 \\ i_7 \\ i_1 \\ i_2 \\ i_3 \\ i_5 \\ i_6 \\ i_7 \\ i_1 \\ i_2 \\ i_3 \\ i_4 \\ i_5 \\ i_6 \\ i_7 \\ i_1 \\ i_2 \\ i_3 \\ i_5 \\ i_6 \\ i_7 \\ i_1 \\ i_2 \\ i_3 \\ i_4 \\ i_5 \\ i_6 \\ i_7 \\ i_1 \\ i_2 \\ i_3 \\ i_4 \\ i_5 \\ i_6 \\ i_7 \\ i_1 \\ i_1 \\ i_2 \\ i_3 \\ i_4 \\ i_5 \\ i_6 \\ i_7 \\ i_1 \\ i_1 \\ i_2 \\ i_3 \\ i_4 \\ i_5 \\ i_6 \\ i_7 \\ i_1 \\ i_1 \\ i_2 \\ i_3 \\ i_4 \\ i_5 \\ i_6 \\ i_7 \\ i_1 \\ i_2 \\ i_3 \\ i_4 \\ i_5 \\ i_6 \\ i_7 \\ i_7 \\ i_8 \\ i_9 \\ i_
$$



**FIGURE 8.** Closed loop nonlinear digital controller for regulation of output voltages in the proposed SIDO mother-module for  $D_2 > D_1$  .

**TABLE 2.** Output voltages of proposed converter for 2 input, 3 output topology.

| Duty cycle<br>conditions | The Output voltage of third load $[V_{\alpha}]$                                                                                                          |
|--------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|
| $D_3 > D_2 > D_1$        | $[V_{13}+D_1V_{C2}+D_2V_{C3}]/(1-D_3)$<br>$=$ [V <sub>a</sub> , +V <sub>i3</sub> -V <sub>i</sub> ]/(1 - D <sub>3</sub> )<br>$=1/[(1-D_2)(1-D_2)(1-D_1)]$ |
| $D_1 > D_2 > D_3$        | $[V_{12}+D,(V_{C2}+V_{C2})]/(1-D_2)$                                                                                                                     |
| $D_1 > D_1 > D_2$        | $=\frac{W_{i3}+[D_{3}/(1-D_{1})]V_{i}+D_{3}V_{a3}/(1-D_{3})}{W_{i}}$                                                                                     |
| $D_1 > D_1 > D_2$        | $[V_{13}+D_{2}(V_{C2}+V_{C3})]/(1-D_{3})$                                                                                                                |
| $D_1 > D_2 > D_2$        | $=\left\{V_{i3}+[D_2/(1-D_1)]V_i+D_2V_{02}\right\}/(1-D_3)$                                                                                              |
| $D_{2} > D_{2} > D_{1}$  | $[V_{13}+D_1V_{C2}+D_3V_{C3}]/(1-D_3)$<br>$=\left\{V_{i3}+[D_1/(1-D_1)]V_i+D_3V_{o2}\right\}/(1-D_3)$                                                    |
|                          | $V_{C2} = V_1/(1-D_1)$ $V_{C2} = V_{22}$                                                                                                                 |

time interval that they are OFF is calculated as following equations:

$$
V_{S3} = \begin{cases} V_{C2} + V_{C3} + V_{o3} = (V_{o1}/2) + V_{o2} + V_{o3} \\ (D_1 - D_3)T_s \\ V_{C3} + V_{o3} = V_{o2} + V_{o3} \\ (D_2 - D_1)T_s \\ V_{o3} \\ (1 - D_2)T_s \end{cases}
$$
(56)  
\n
$$
V_{D3b} = V_{D2a} = \begin{cases} V_{o1}/2 + V_{o2} & \text{for } D_1T_s \\ V_{o2} & \text{for } (D_2 - D_1)T_s \end{cases}
$$
(57)

$$
V_{D3a} |_{D_3T_s} = V_{C2} + V_{C3} + V_{o3} = (V_{o1}/2) + V_{o2} + V_{o3}
$$
\n(58)

The voltage stress on switches and diodes in the first and second stages of the proposed DITO converter during their conducting interval time are calculated as [\(9\)](#page-3-0)-[\(14\)](#page-3-0) for SIDO converter.



**FIGURE 9.** The proposed DITO converter.

Considering Fig. 10, the average currents of switch and diodes in the third stage of the proposed converter during their conducting interval time are calculated as following equations:

$$
I_{S3} = (I_{L3} - I_{o3})/D_3 = I_{L3} \quad \text{during } D_3 T_s \tag{59}
$$

$$
I_{D3a} = I_{o3}/(1 - D_3) = I_{L3} \quad during \,(1 - D_3)T_s \quad (60)
$$

On the other hand, considering that the diodes  $D_{3b}$  and  $D_{2a}$ are turning ON in the same time interval. As a result, it can be written that:

<span id="page-8-0"></span>
$$
I_{D3b} = \frac{I_{L3} - I_{o3}}{1 - D_2} = I_{L2} - \frac{I_{o2}}{1 - D_2} \quad during (1 - D_2)T_s
$$
\n(61)

The average value of inductor current in the third stage is obtained as follows:

$$
I_{L3} = I_{o3}/(1 - D_3) \tag{62}
$$

By simplifying [\(61\)](#page-8-0), it can be resulted that

$$
I_{L2} = I_{o3}D_3/[(1 - D_3)(1 - D_2)] + [I_{o2}/(1 - D_2)]
$$
 (63)

It is obvious that the average input current of  $i_i$  would be equal to  $I_{i1} = I_{L1} + I_{L2}$ . Considering power balance law  $(P<sub>oT</sub> = P<sub>iT</sub>)$ , results:

$$
V_{o1}I_{o1} + V_{o2}I_{o2} + V_{o3}I_{o3} = V_{i2}(I_{L1} + I_{L2}) + V_{i3}I_{L3}
$$
 (64)



**FIGURE 10.** The equivalent circuits of proposed DITO converter during Modes 1, 2, 3, 4 for  $D_2 > D_1 > D_3$ ; (a) Mode 1; (b) Mode 2; (c) Mode 3; (d) Mode 4.

$$
\frac{2I_{o1}V_{i2}}{1 - D_1} + \frac{I_{o2}V_{i2}}{(1 - D_1)(1 - D_2)} \n+ (V_{i3} + \frac{D_3}{1 - D_1}V_{i2} + D_3V_{o2})\frac{I_{o3}}{1 - D_3} \n= V_{i2}I_{L1} + V_{i2}\left[\frac{D_3I_{o3}}{(1 - D_3)(1 - D_2)} + \frac{I_{o2}}{(1 - D_2)}\right] \n+ V_{i3}\frac{I_{o3}}{1 - D_3}
$$
\n(65)

**TABLE 3.** Output voltages of proposed converter for 3-input, 4-output topology.

| Duty cycle<br>conditions                                           | The Output voltage of third load $[V_{a4}]$                                                         |  |  |  |  |  |  |
|--------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| $D_{1,2,4} > D_3 (D_3 = D_{\min})$                                 | $[V_{i4}+D_3(V_{C2}+V_{C3}+V_{C4})]/(1-D_4)$                                                        |  |  |  |  |  |  |
| $(6 \text{ states})$                                               | $=[V_{i4}+D_{3}(V_{c2}+V_{o2}+V_{o3})]/(1-D_{4})$                                                   |  |  |  |  |  |  |
| $D_{1,2,3} > D_4 (D_4 = D_{\min})$                                 | $[V_{i4}+D_4V_{c2}+V_{c3}+V_{c4})]/(1-D_4)$                                                         |  |  |  |  |  |  |
| $(6 \text{ states})$                                               | $=[V_{i4}+D_4(V_{c2}+V_{o2}+V_{o3})]/(1-D_4)$                                                       |  |  |  |  |  |  |
| $D_3 > D_2 > D_4 > D_1$                                            | $[V_{i4}+D_4(V_{C3}+V_{C4})+D_1V_{C2}]/(1-D_4)$                                                     |  |  |  |  |  |  |
| $D_2 > D_3 > D_4 > D_1$                                            | $=[V_{i4}+D_4(V_{o2}+V_{o3})+D_1V_{c2}]/(1-D_4)$                                                    |  |  |  |  |  |  |
| $D_3 > D_4 > D_2 > D_1$                                            | $[V_{i4} + D_4 V_{c4} + D_2 V_{c3} + D_1 V_{c2}]/(1 - D_4)$                                         |  |  |  |  |  |  |
|                                                                    | $=[V_{i4}+D_4V_{o3}+D_2V_{o2}+D_1V_{c2}]/(1-D_4)$                                                   |  |  |  |  |  |  |
| $D_4 > D_2 > D_3 > D_1$                                            | $[V_{i4} + D_3 (V_{C3} + V_{C4}) + D_1 V_{C2}] / (1 - D_4)$                                         |  |  |  |  |  |  |
| $D_2 > D_4 > D_3 > D_1$                                            | $=[V_{i4}+D_3(V_{o2}+V_{o3})+D_1V_{c2}]/(1-D_4)$                                                    |  |  |  |  |  |  |
|                                                                    | $[V_{i4} + D_3V_{C4} + D_2V_{C3} + D_1V_{C2}]/(1-D_4)$                                              |  |  |  |  |  |  |
| $D_4 > D_3 > D_2 > D_1$                                            | $=$ [ $V_{i4} + D_3V_{o3} + D_2V_{o2} + D_1V_{c2}$ ] / (1 - $D_4$ )                                 |  |  |  |  |  |  |
| $D_4 > D_1 > D_3 > D_2$                                            |                                                                                                     |  |  |  |  |  |  |
| $D_4 > D_3 > D_1 > D_2$                                            | $[V_{i4}+D_3V_{c4}+D_2(V_{c3}+V_{c2})]/(1-D_4)$<br>$=[V_{i4}+D_3V_{o3}+D_2(V_{o2}+V_{c2})]/(1-D_4)$ |  |  |  |  |  |  |
| $D_1 > D_4 > D_3 > D_2$                                            |                                                                                                     |  |  |  |  |  |  |
| $D_3 > D_1 > D_4 > D_2$                                            |                                                                                                     |  |  |  |  |  |  |
| $D_1 > D_3 > D_4 > D_2$                                            | $[V_{i4}+D_4V_{c4}+D_2(V_{c3}+V_{c2})]/(1-D_4)$<br>$=[V_{i4}+D_4V_{o3}+D_2(V_{o2}+V_{c2})]/(1-D_4)$ |  |  |  |  |  |  |
| $D_3 > D_4 > D_1 > D_2$                                            |                                                                                                     |  |  |  |  |  |  |
| $V_{C2} = V_i / (1 - D_1)$ , $V_{C3} = V_{o2}$ , $V_{C4} = V_{o3}$ |                                                                                                     |  |  |  |  |  |  |

Considering above equation, the average value of inductor current  $I_{L1}$ , would be obtained as follows:

$$
I_{L1} = \frac{2I_{o1}}{1 - D_1} + \frac{D_1I_{o2}}{(1 - D_1)(1 - D_2)} + \frac{D_3(1 - D_2 + D_1)I_{o3}}{(1 - D_1)(1 - D_2)(1 - D_3)}
$$
(66)

Consequently, the average currents of switches and diodes in the first and second stages of the proposed converter during their conducting interval time are calculated as [\(15\)](#page-3-1)-[\(20\)](#page-3-1) for SIDO converter.

## C. ANALYSIS OF PROPOSED THREE-INPUT, FOUR-OUTPUT (TIFO) DEVELOPED MODULE

The proposed converter has twenty forth conditions of duty cycles for 3-input, 4-output topology as shown in the left column of Table 3. As a result, the calculated equations for the output voltages in each condition of duty cycles are illustrated in second column of Table 3.

## D. ANALYSIS OF PROPOSED N - 1 INPUT, N OUTPUT **CONVERTER**

In the proposed converter, the number of input ports and output ports can be increased. As a result, considering Tables 2 and 3, the output voltages of the proposed  $N - 1$  input, *N* output converter in Fig. 2(b) for some duty cycle conditions can be calculated as the following equations.



**FIGURE 11.** The possibility of output voltages conversion ratio considering the same input voltages and ascending duty cycles  $(D_1 < D_2 < D_3 < \cdots < D_k).$ 

1)  $D_1 < D_2 < D_3 < \cdots < D_k$ 

For this condition of duty cycles,  $k^{th}$  output voltage  $(V_{ok})$  is obtained as follows;

$$
V_{ok} = \frac{1}{1 - D_k} [V_{ik} - V_{i(k-1)} + V_{o(k-1)}], \quad k = 3, 4, ..., N
$$
\n(67)

where considering  $V_{ik} = V_{i(k-1)} = V_i$ , the above equation can be summarized as follows;

$$
V_{ok} = \frac{V_{o(k-1)}}{1 - D_N} = \prod_{j=1}^{k} \frac{V_i}{1 - D_j} \quad \text{for } k = 3, 4, ..., N \quad (68)
$$

2)  $D_1 > D_2 > D_3 > \cdots > D_k$ 

For this condition of duty cycles,  $k^{th}$  output voltage ( $V_{ok}$ ) is obtained as follows;

$$
V_{ok} = \frac{1}{1 - D_N} \left[ V_{ik} + [D_k/(1 - D_1)]V_i + D_k \sum_{j=3}^{k-1} V_{o(j-1)} \right]
$$
  

$$
k = 3, 4, ..., N \qquad (69)
$$

3) 
$$
D_1, D_2, D_3, D_4, \ldots, D_{N-1} > D_N
$$
 AND  
\n $D_1, D_2, D_3, D_4, \ldots, D_{N-2}, D_N > D_{N-1}$ 

In these conditions of duty cycles ( $D_N = D_{\text{min}}$ ) and ( $D_{N-1} = D_{\text{min}}$ ) *D*min), *N th* output voltage would be obtained as follows;

$$
V_{oN} = \frac{1}{1 - D_N} [V_{iN} + [D_{\min}/(1 - D_1)]V_i + D_{\min} \sum_{j=4}^{N} V_{o(j-1)}]
$$
 (70)

In Fig. 11, the possibility of output voltages conversion ratio considering the same input voltages and ascending duty cycles  $(D_1 < D_2 < D_3 < \cdots < D_k)$  is shown. From Fig. 11, it can be obtained that the conversion ratio of the converter increases in the outer output ports. In contrast, for descending duty cycles  $(D_1 > D_2 > D_3 > \cdots > D_k)$ , the inner output ports will have higher conversion ratios. This feature makes the proposed converter to be useful in versatile applications.



**FIGURE 12.** The comparison results of proposed SIDO mother-module with conventional SIDO converters versus duty cycle (D); (a) total voltage gain; (b) the total normalized voltage stress on switches and diodes; (c) total voltage gain over total components number.

#### **III. COMPARATIVE RESULTS**

The proposed converter with SIDO structure and the other conventional two-output converters are compared in Table 4 and their DC characteristics including voltage conversion ratio of first output port (*Gport*−1), second output port  $(G_{port-2})$ , total voltage gain  $(G_T)$ , the total normalized maximum voltage stresses on the switches and diodes  $[\Sigma(V<sub>S</sub> +$  $V_D$ <sub>max</sub>/ $V_{O,max}$ , number of switches  $(N_S)$ , diodes  $(N_D)$ , inductors  $(N_I)$ , capacitors  $(N_C)$ , coupled-inductors  $(N_{CI})$  the total components number  $(N_T)$  are summarized in Table 4. The total voltage gain  $(G_T)$  versus duty cycle is shown in Fig. 12(a). The turn ratio of coupled inductors is considered as  $n=1$ .

Considering Fig. 12(a) the proposed SIDO mother-module has higher voltage gain than the other conventional SIDO converters.  $G_T$  in the presented converters in Table 4 can be considered as  $G_T = V_{o1}/V_i + V_{o2}/V_i$ . Fig. 12(b) shows the ratio of  $\Sigma(V_S_{\text{max}} + V_D_{\text{max}})/V_o_{\text{max}}$ , which the proposed SIDO mother-module has the medium value comparing to other compared converters. The ratio of total voltage gain



**FIGURE 13.** The comparison results proposed four-input converter with conventional four-input converters versus duty cycle (D); (a) total voltage gain; (b) total voltage gain over total components number; (c) the maximum voltage gain from one of output ports in the multi output converters; (d) the total normalized power (voltage  $\times$  current) stress on switches.

over total components number (*G<sup>T</sup>* /*N<sup>T</sup>* ) would be a fair factor to be compared as Fig. 12(c). Considering Fig. 12(c), the proposed SIDO mother-module has almost higher value of  $G_T/N_T$  than the other converters, which verifies the proposed SIDO mother-module has better performance comparing to other converters in Table 4.

The proposed converter with four input structure and the other conventional four input converters are compared in Table 5 and their DC characteristics including voltage conversion ratio of each output port  $(G_{port-1}, G_{port-2}, G_{port-2}, \ldots)$ , total voltage gain  $(G_T)$ , the normalized maximum voltage stress on switch  $[V<sub>S</sub>$  max $/V<sub>o</sub>$  max], the average conducting current stress on the switch with maximum voltage stress  $I_{S(Vs \max)}$ , the normalized maximum power on switch, number of output ports  $(n_{out})$ , operating duty cycle range, number of switches  $(N<sub>S</sub>)$ , diodes  $(N_D)$ , inductors  $(N_I)$ , capacitors  $(N_C)$ , the total components number  $(N_T)$  are summarized in Table 5. The total voltage gain  $(G_T)$  versus duty cycle is shown in Fig. 13 (a). Considering Fig. 13 (a) the proposed four-input converter has the highest voltage gain comparing to two other conventional four-input converters.  $G_T$  in the presented converters in Table 5 can be considered as  $G_T =$  $\sum_{i=1}^{n}$  $\sum_{j=1}$   $V_{oj}/V_i$ .

By considering that, the voltage gain would be increased by using more components. As a result, the criteria of total voltage gain over total components number  $(G_T/N_T)$  would be a fair factor to be compared as Fig. 13 (b). Considering Fig. 13 (b), the proposed four-input converter has highest value of  $G_T/N_T$  which verifies the proposed converter has better performance comparing to two other converters. The presented converters in Table 5 have different voltage

conversion ratios for the output ports (for the proposed fourinput converter the voltage gain of five output ports are as  $G_{port\_1}$ ,  $G_{port\_2}$ ,  $G_{port\_3}$ ,  $G_{port\_4}$ ,  $G_{port\_5}$ ), in which, in one port the voltage gain is higher than that for other ports of the converter and it can be named as *G*max. Consequently, in Fig. 13(c), the maximum reachable voltage gain of the presented converters in Table 5 is compared. It is resulted that the proposed four-input converter has the highest value of *G*max comparing to two other conventional four-input converters in Table 5. Fig. 13 (d) shows the normalized maximum power stress on switch, in which the proposed four-input converter has the minimum value comparing to other compared fourinput converters in [22] and [28]. Consequently, the high cost related to selecting the switches with high power avoided for the proposed converter. Fig. 14 shows the two-input, threeoutput version of the proposed multiport DC-DC converter and its equivalent three single-input, single-output DC-DC converters. From Table 6, one can see that the proposed converter can provide much higher conversion ratio with the same voltage stress on switches in comparison with the usage of three SISO DC-DC converters with the same structures as the ones used in the proposed converter.

#### **IV. EXPERIMENTAL RESULTS**

The proposed converter is implemented in Laboratory and the experimental results which are shown in Figs. 15-17 and 21-22 verify the accuracy performance of the proposed converter and the calculated theoretical results for SIDO and DITO operations, respectively. The used experimental parameters are given in Table 7.

## A. EXPERIMENTAL RESULTS OF THE PROPOSED SIDO MOTHER-MODULE

The input voltages and output voltages are considered as  $V_i =$ 30 *V* and  $V_{o1}/V_{o2} = 150 V/250 V$ , respectively. As a result, by considering the used parameters in Table 7, the currents and powers are calculated as  $P_{o1}$  = 225 *W* and  $P_{o2}$  = 250 *W*,  $I_{o1} = 1.5$  *A* and  $I_{o2} = 1$  *A*. The average currents of inductors are calculated as  $I_{L1} = 5(I_{o1} + I_{o2}) = 12.5A$ and  $I_{L2} = I_{o2}/0.3 = 3.33 A$ . Considering the input voltage as  $V_i = 30 V$ ,  $D_1 = 0.6 V$ ,  $T_s = 20 \mu$  sec,  $I_{L1} = 12.5 A$ , the value of inductor  $L_1$  should verify  $L_1 > 14.4$   $\mu$ *H*. On the other hand, considering the  $D_2 = 0.7$  *V*,  $I_{L2} = 3.33$  *A*, the value of inductor  $L_2$  should verify  $L_2 > 198.2$   $\mu$ *H*. As a result, the values of inductances  $L_1$  and  $L_2$  can be selected as  $L_1 = 100 \mu H$  and  $L_2 = 500 \mu H$  for using in the implemented prototype. The theoretical values for the capacitors are calculated for the parameters of  $D_1 = 0.6$  *V*,  $D_2 = 0.7$  *V*,  $r_C = 0.03$   $\Omega$ ,  $f_s = 50$  *kHZ* from Table 1 as  $C_1$  = 61.5  $\mu$ F,  $C_2$  = 224  $\mu$ F,  $C_{o1-min}$  = 200  $\mu$ F,  $C_{\text{o2}-\text{min}} = 80 \mu F$ , therefore, the values of capacitors can be selected same as their values in Table 7.

The ripple of inductors' currents is obtained as  $\Delta i_{L1}$  = 3.6 *A* and  $\Delta i_{L2}$  = 2.64 *A*. Therefore, the maximum and minimum value of inductor  $L_1$  is calculated equal to  $i_{L1-\text{max}}$  = 14.3 *A* and  $i_{L1-\text{min}}$  = 10.7 *A*. And also, the

## **TABLE 4.** Comparison of high voltage gain single-input/dual-output converters.



## **TABLE 5.** Comparison of high voltage gain four-input converters.



| DC DC<br>Converters                                                                   | $G_{port} = \frac{V_o}{V}$<br>$V_{i1} = V_{i2} = V_{i3} = V_{i4}$                                                                                                                                                                                                | $G_{\max}$ | $V_{\text{Smax}}$                                                                                                                                  | $n_{in}$       | $n_{\rm out}$  | Operating<br>duty cycle                                       | $N_{\rm s}$  | $N_{D}$ | $N_{\perp}$ | $N_c$        | $N_{\tau}$ | Controllable<br>output<br>voltages at<br>the same time |
|---------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------|----------------|----------------|---------------------------------------------------------------|--------------|---------|-------------|--------------|------------|--------------------------------------------------------|
| <b>SISO</b><br>CONVERTER1                                                             | $G_{\text{port}-1} = \frac{2}{1-D}$                                                                                                                                                                                                                              |            | $\begin{array}{cc} G_{port-1} = & V_{s3} = V_{o3} \\ & V_{s2} = V_{o2} \\ \hline 1-D & V_{s1} = V_{o1} \\ \end{array}$                             | <sup>2</sup>   | 3              | $0 > D_1 > 1$<br>$0 > D_2 > 1$<br>$0 > D_1 > 1$               |              | 3       |             | 3            |            | Yes                                                    |
| <b>SISO</b><br><b>CONVERTER 2</b>                                                     | $G_{\text{port}-2} = \frac{1}{1-D}$                                                                                                                                                                                                                              |            |                                                                                                                                                    |                |                |                                                               |              |         |             |              | 16         |                                                        |
| <b>SISO</b><br><b>CONVERTER 3</b>                                                     | $G_{\text{port}-3} = \frac{1}{1-D}$                                                                                                                                                                                                                              |            |                                                                                                                                                    |                |                |                                                               | $\mathbf{1}$ |         |             | $\mathbf{1}$ |            |                                                        |
| three input,<br>three-output<br>converter<br>using three<br><b>SISO</b><br>converters | $G_T = G_{port-1} + G_{port-2} + G_{port-3}$                                                                                                                                                                                                                     |            |                                                                                                                                                    |                |                |                                                               | 3            | 5       | 3           | 5            |            |                                                        |
| Proposed<br>two input,<br>three-output<br>converter                                   | $G_{port\_1} = \frac{V_{ol}}{V_{ol}} = \frac{2}{1 - D_{ol}}$<br>$G_{port\_2} = \frac{V_{o2}}{V_i} = \frac{1}{(1 - D_1)(1 - D_2)}$<br>$G_{port-3} = \frac{V_{o3}}{V_{o}} = \frac{1}{(1-D_{2})(1-D_{2})(1-D_{1})}$<br>$G_T = G_{port-1} + G_{port-2} + G_{port-3}$ |            | $\left  \begin{array}{ccc} G_{por-3} = & & V_{s3} = V_{o3} \\ \frac{1}{(1-D)^3} & & V_{s2} = V_{o2} \\ & & V_{s1} = V_{o1} \\ \end{array} \right $ | $\overline{3}$ | $\overline{3}$ | $\begin{array}{c c} 0 > D_3 > D_2 \\ > D_1 > 1 \end{array}$ 3 |              | 6       | 3           | 6            | 18         | Yes                                                    |

**TABLE 6.** Comparison of proposed multiport dc-dc converter (for e.g. 2-input, 3-output version) with three single-input, single-output with the same application and the same derived structures.

maximum and minimum value of inductor  $L_2$  is calculated as  $i_{L2-\text{max}} = 4.65$  *A* and  $i_{L2-\text{min}} = 2.01$  *A*. According to Fig. 16, the experimental results of inductors currents can be verified. The voltage stresses on switches and diodes are;

$$
V_{S1} = V_{D1b} = V_{o1}/2 = 75 V|_{(1-D_1)T_s},
$$
  
\n
$$
V_{S2} = V_{o2} = 250 V|_{(1-D_2)T_s},
$$
  
\n
$$
V_{D1a} = V_{D2b} = V_{o1}/2 = 75 V|_{D_1T_s},
$$
  
\n
$$
V_{D2a} = \begin{cases} V_{o1}/2 + V_{o2} = 325 V|_{D_1T_s}, \\ V_{o2} = 250 V|_{(D_2-D_1)T_s}. \end{cases}
$$

The average currents of switches and diodes are;

$$
I_{S1}|_{D_1 T_s} = 18.33 A, I_{D1b} = I_{o1}/D_1 = 2.5 A|_{D_1 T_s},
$$
  
\n
$$
I_{D1a} = I_{o1}/(1 - D_1) = 3.75 A|_{(1 - D_1)T_s},
$$
  
\n
$$
I_{S2} = I_{L2} = 3.32 A|_{D_2 T_s},
$$
  
\n
$$
I_{D2b} = (I_{o1} + I_{L2} - I_{o2})/(1 - D_1) = 9.55 A|_{(1 - D_1)T_s},
$$
  
\n
$$
I_{D2a} = I_{L2} = 3.33 A|_{(1 - D_2)T_s}.
$$

A comparison between measured results in Figs. 15 and 16 and the theoretical results shows that they verify each other to a great extent. Both two output voltages can be controlled simultaneously as shown in Fig. 17. For controlling the output voltages, the microcontroller STM32F4DISCOVERY is used. The output voltage regulations of the proposed converter under variation of the input voltage, increasing suddenly from 30 V to 40 V and dropping to 20 V are extracted to demonstrate this capability of the circuit.

Fig.18 shows the output voltage regulations of the proposed SIDO mother-module by using the closed loop

#### **TABLE 7.** Experimental parameters.



nonlinear digital controller under variation of the output powers. Where, from Fig. 18(a), the output power  $P_{01}$  is decreasing suddenly at  $t = 0.3$ [sec], from 225W to 112W and increasing to 225W at  $t = 0.7$ [sec]. Moreover, based on Fig. 18(b), power  $P_{o2}$  is decreasing suddenly at t = 0.4[sec], from 250W to 125W and increasing to 250W at  $t = 0.8$  [sec]. The values of used controlling parameters are as  $k_{p1} = 0.0000000001$ ,  $k_{i1} = 0.35$ ,  $k_{p2} = 0.002$  and  $k_{i2} = 0.3$ . Considering Fig. 18, during variations of the output power of each of two output ports at different moments, the two output voltages are remained at the stable value.

Efficiency of the proposed SIDO mother-module depends on several parameters. conduction losses of switches



**FIGURE 14.** The combination of the two-input, three-output version of the proposed multiport DC-DC converter from three single-input, single-output DC-DC converters.



**FIGURE 15.** Voltages on switches and diodes.

 $(P_{Cond,S})$  and diodes  $(P_{Cond,D})$ , the switching losses for the switches ( $P_{sw,S}$ ) and diodes ( $P_{sw,D}$ ), conduction power loss of inductors (*PCond*,*L*1, *PCond*,*L*2), conduction power loss of capacitors (*PCond*,*C*), total power loss of switches  $(P_{S,Tot})$ , total power loss of diodes  $(P_{D,Tot})$ , total conduction loss of inductors (*PCond*,*L*), total conduction loss of capacitors  $(P_{Cond,C})$  and total power loss of all components (*PLoss*) are calculated as shown in Table 8. The efficiency of proposed converter is concluded as  $Eff = P_{oT}/(P_{oT} +$  $P_{Loss}$ ). where  $P_{oT}$  is output power that is written as  $P_{oT}$  =  $P_{o1} + P_{o2}$ . As a result, the internal resistors of diodes  $(r_D)$ , switches  $(r_S)$ , inductors  $(r_L)$ , capacitors  $(r_C)$ , forward drop voltage of diodes (*VFD*), forward drop voltage of switches  $(V_{FS})$ , maximum instantaneous reverse current  $(I_R)$  and rise and full times of switches as  $(t_r$  and  $t_f$ ) are considered for calculating power losses. At turning-off moment of diodes, the diode current reverses for a reverse recovery time  $(t_{rr})$ .

The theoretical calculated and experimental efficiency curves of proposed converter versus output power are plotted as illustrated in Fig. 19(a) where, in this figure the output powers ratio is as  $P_{o1} = 0.9P_{o2}$ . The total power is equal to  $(0 < P_{oT} = P_{o2} + P_{o1} = 1.9P_{o2} < 500$  *W*). The power loss calculation for the proposed converter is done for the output power equal to  $P_{oT}$  = 445 *W*. where,  $P_{o1}$  = 211 *W* and



**FIGURE 16.** Currents of inductors, switches and diodes.



**FIGURE 17.** Output voltages regulation under the input voltage variation; (a) the output voltage  $V_{o1}$ ; (b) the output voltage  $V_{o2}$ .



**FIGURE 18.** Closed loop nonlinear digital controller for regulation of output voltages in the proposed SIDO mother-module for  $D_2 > D_1.$  (a) the output voltage  $V_{o1}$  and power  $P_{o1}$ ; (b) the output voltage  $V_{o2}$  and power *P<sub>o2</sub>*.

 $P_{o2} = 233$  *W*. Therefore, the total power losses of switches, diodes, inductors, capacitors and total power loss are obtained as  $P_{S,Tot} = 0.446 P_{oT}$ ,  $P_{D,Tot} = 0.215 P_{oT}$ ,  $P_{L,Tot} =$  $0.26 P_{oT}$ ,  $P_{C,Tot} = 0.075 P_{oT}$ ,  $P_{Loss} = 31.83 W$ ,  $P_{oT} =$ 444 *W* respectively. As a result, the power loss distribution among the different components is shown in Fig. 19(b). The implemented prototype of the proposed converter in Laboratory is shown in Fig. 20.



**FIGURE 19.** Efficiency of proposed converter versus output power and power loss distribution; (a) Experimental and theoretical efficiency; (b) Power loss distribution for  $P_{oT} = 450 W$ .



**FIGURE 20.** Implemented prototype of the proposed converter.

## B. EXPERIMENTAL RESULTS OF THE PROPOSED DITO DEVELOPED MODULE

The used experimental parameters are given in Table 9. The input voltages and output voltages are considered as  $V_{i2}/V_{i3}$  = 30  $V/40$  *V* and  $V_{o1}/V_{o2}/V_{o3}$  = 150 *V*/250 *V*/405 *V*, respectively. It is obvious that the output voltages  $V_{o1}$ ,  $V_{o2}$ , output loads  $R_{o1}$ ,  $R_{o2}$ , powers  $P_{o1}$ ,



**FIGURE 21.** Voltages on switches and diodes.



**FIGURE 22.** Currents of inductors, switches and diodes.

 $P_{o2}$ , duty cycles  $D_1$ ,  $D_2$ , inductors  $L_1$ ,  $L_2$  in first and second stage of DITO operation are same as SIDO operation. As a result, the voltages on switches, diodes, and capacitors in first and second stage of DITO operation are obtained same as SIDO operation. The voltage waveforms of third stage in DITO operation, are shown in Figs 21 and 22. As a result, by considering the used parameters in Table 9, the output currents and powers are calculated as  $P_{o1} = 225 W$ ,  $P_{o2} =$ 250 *W*,  $P_{o3}$  = 410 *W*,  $I_{o1}$  = 1.5  $AI_{o2}$  = 1 *A* and  $I_{o3}$  = 0.98 *A*. The average currents of inductors are calculated as  $I_{L1} = 20A$  and  $I_{L2} = 6.71A$ ,  $I_{L3} = 2I_{o3} = 2.02A$ .

The voltage stresses on switch and diodes in the third stage;

$$
V_{S1}|_{(1-D_1)T_s} = V_{D1b}|_{(1-D_1)T_s} = V_{o1}/2 = 75 V,
$$



**FIGURE 23.** Three output voltages regulation under the output powers variation; (a) the output voltage  $V_{01}$  and power  $P_{o1}$ ; (b) the output voltage  $V_{o2}$  and power  $P_{o2}$ ; (c) the output voltage  $V_{o3}$  and power  $P_{o3}$ .

 $\overline{\phantom{0}}$ 



#### **TABLE 8.** Power loss calculation for all components of the proposed converter.

#### $V_{S2}|_{(1-D_2)T_s} = V_{o2} = 250 V,$  $V_{D1a} |_{D_1 T_s} = V_{D2b} |_{D_1 T_s} = V_{o1}/2 = 75 V$ ,  $V_{D3b} = V_{D2a} =$  $\int V_{o1}/2 + V_{o2} = 325V$  : *for*  $D_1T_s$  $V_{o2} = 250 V$  : *for*  $(D_2 - D_1)T_s$ ,  $V_{D3a}|_{D_3T_5} = V_{C2} + V_{C3} + V_{o3} = 730 V$  $V_{S3} =$  $\sqrt{ }$  $\int$  $\mathsf{l}$  $V_{C2} + V_{C3} + V_{o3} = 730 V$  (*D*<sub>1</sub>−*D*<sub>3</sub>)*T*<sub>*s*</sub>  $V_{C3} + V_{o3} = 655 V$  (*D*<sub>2</sub> − *D*<sub>1</sub>)*T*<sub>*s*</sub>  $V_{o3} = 405 V$   $(1 - D_2)T_s$

The average currents of switches and diodes are;

$$
I_{S1}|_{D_1T_s} = 30.83 A,
$$
  
\n
$$
I_{D1b}|_{D_1T_s} = I_{o1}/D_1 = 2.5A,
$$
  
\n
$$
I_{D1a}|_{(1-D_1)T_s} = I_{o1}/(1-D_1) = 3.75A, I_{S2}|_{D_2T_s} = 8.15A,
$$
  
\n
$$
I_{D2b}|_{(1-D_1)T_s} = (I_{o1} + I_{L2} - I_{o2})/(1-D_1) = 18.05A, .
$$

#### **TABLE 9.** Simulation parameters.



 $I_{D2a}|_{(1-D_2)T_s} = I_{o2}/(1-D_2) = 3.33A,$  $I_{S3}|_{D_3T_s} = I_{L3} = 2A$  $I_{D3a}|_{(1-D_3)T_s} = I_{L3} = 2A$  $I_{D3b}|_{D_3T_s} = D_3I_{L3}/(1-D_2) = 3.33A$ 

A comparison between measured results in Figs. 21 and 22 and the theoretical results shows that they verify each other to a great extent.

Fig. 23 shows the output voltage regulations of the proposed DITO converter by using the closed loop nonlinear digital controller under variation of the output powers. From Fig. 23(a), the output power  $P_{01}$  decreasing suddenly at t =  $0.3$ [sec], from 225W to 112W and increasing to 225W at t =  $0.7$ [sec]. Moreover, in Fig. 23(b), power P<sub>o2</sub> decreasing suddenly at  $t = 0.4$ [sec], from 250W to 125W and increasing to  $250W$  at  $t = 0.8$  [sec]. Furthermore, power  $P_{03}$  is decreasing suddenly at t = 0.5[sec], from 820W to 410W and increasing to 820 W at  $t = 0.9$ [sec] according to Fig. 23(c). The values of used controlling parameters are as  $k_{p1} = 0.002$ ,  $k_{i1} = 0.3$ ,  $k_{p2} = 0.00000002$  and  $k_{i2} =$ 0.08,  $k_{p3} = 0.001$  and  $k_{i3} = 0.08$ . Considering Fig. [\(21\)](#page-3-2), it can be seen that even by changing the out put load of each of three output ports at different moments, the three output voltages are remained at the stable value and the variations of output voltages under the variation of three output loads are negligible.

#### **V. CONCLUSION**

In this paper, a transformerless multiport converter is presented. The number of input and output ports of the proposed converter can be increased which makes the converter suitable for a wide range of applications. The proposed converter has higher voltage gain for ports with the low power stress on switches. Moreover, high duty cycles would not be applied to the switches to obtain higher powers or stabilizing the output voltages. The voltage gain of each of the output ports is increased and controlled by its own cell and the ports can be operated independent from each other. Also, a nonlinearbased control that can compensate for the transient drop or raise of power by these sources is adopted.

#### **APPENDIX**

Equation (A.1), as shown at the top of the next page.

*<sup>M</sup>* = <sup>∂</sup>*e*˙<sup>1</sup> ∂*e*1 = 0 <sup>∂</sup>*e*˙<sup>1</sup> ∂*e*2 = 0 <sup>∂</sup>*e*˙<sup>1</sup> ∂*e*3 = 0 <sup>∂</sup>*e*˙<sup>1</sup> ∂*e*4 = −(1 − p *kP*1 *<sup>e</sup>*<sup>5</sup> <sup>+</sup> *<sup>z</sup>*<sup>1</sup> ) *L*1 <sup>∂</sup>*e*˙<sup>2</sup> ∂*e*1 = 0 <sup>∂</sup>*e*˙<sup>2</sup> ∂*e*2 = 0 <sup>∂</sup>*e*˙<sup>2</sup> ∂*e*3 = 0 <sup>∂</sup>*e*˙<sup>2</sup> ∂*e*4 = p *kP*1 *<sup>e</sup>*<sup>5</sup> <sup>+</sup> *<sup>z</sup>*<sup>1</sup> /*L*2 <sup>∂</sup>*e*˙<sup>3</sup> ∂*e*1 = *rC* 1 − p *kP*1 *<sup>e</sup>*<sup>5</sup> <sup>+</sup> *<sup>z</sup>*<sup>1</sup> /*C*1 <sup>∂</sup>*e*˙<sup>3</sup> ∂*e*2 = *rC* p *kP*1 *<sup>e</sup>*<sup>5</sup> <sup>+</sup> *<sup>z</sup>*<sup>1</sup> /*C*1 <sup>∂</sup>*e*˙<sup>3</sup> ∂*e*3 = −1/ 2*rC C*1 <sup>∂</sup>*e*˙<sup>3</sup> ∂*e*4 = 1 − 2 q *kp*1 *<sup>e</sup>*<sup>4</sup> <sup>+</sup> *<sup>z</sup>*<sup>1</sup> /*C*2 <sup>∂</sup>*e*˙<sup>4</sup> ∂*e*1 = *rC* 1 − q *kp*1 *<sup>e</sup>*<sup>5</sup> <sup>+</sup> *<sup>z</sup>*<sup>1</sup> /*C*2 <sup>∂</sup>*e*˙<sup>4</sup> ∂*e*2 = −*rC* q *kp*1 *<sup>e</sup>*<sup>5</sup> <sup>+</sup> *<sup>z</sup>*<sup>1</sup> /*C*2 <sup>∂</sup>*e*˙<sup>4</sup> ∂*e*3 = 1 − 2 q *kp*1 *<sup>e</sup>*<sup>4</sup> <sup>+</sup> *<sup>z</sup>*<sup>1</sup> /*C*2 <sup>∂</sup>*e*˙<sup>4</sup> ∂*e*4 = −1/*C*<sup>2</sup> 0 − p *kP*1 *<sup>e</sup>*<sup>5</sup> <sup>+</sup> *<sup>z</sup>*<sup>1</sup> 2*Col* q *kr*1 *<sup>e</sup>*<sup>5</sup> <sup>+</sup> *<sup>z</sup>*<sup>1</sup> 2*rC Ca*1 q *kr*1 *es* <sup>+</sup> *<sup>z</sup>*<sup>1</sup> 2*rC Col* 0 1 − p *kP*2 *<sup>e</sup>*<sup>6</sup> <sup>+</sup> *<sup>z</sup>*<sup>2</sup> /*C* 0 σ2 0 0 0 0 0 0 0 0 0 0 × <sup>∂</sup>*e*˙<sup>1</sup> ∂*e*5 = (*e*<sup>4</sup> <sup>+</sup> *vC*2*<sup>d</sup>* )*kP*1 2*L*1 p *kP*1 *<sup>e</sup>*<sup>5</sup> <sup>+</sup> *<sup>z</sup>*<sup>1</sup> <sup>∂</sup>*e*˙<sup>2</sup> ∂*e*5 = (*e*<sup>4</sup> <sup>+</sup> *vC*2*<sup>d</sup>* )*kP*1 2*L*1 p *kP*1 *<sup>e</sup>*<sup>5</sup> <sup>+</sup> *<sup>z</sup>*<sup>1</sup> <sup>∂</sup>*e*˙<sup>3</sup> ∂*e*1 = 1 − 2 p *kP*1 *<sup>e</sup>*<sup>5</sup> <sup>+</sup> *<sup>z</sup>*<sup>1</sup> /*C*1 ∂*e*ˆ 3 ∂*e*5 = − *<sup>e</sup>*<sup>4</sup> <sup>+</sup> *vC*<sup>2</sup> *<sup>d</sup> kP*1 *C*1 q *kp*1 *<sup>e</sup>*<sup>5</sup> <sup>+</sup> *<sup>z</sup>*<sup>1</sup> + *k P*2 *<sup>e</sup>*<sup>5</sup> <sup>+</sup> *vCo*<sup>1</sup> *<sup>d</sup>* 2*C*1 q *kpl <sup>e</sup>*<sup>5</sup> <sup>+</sup> *<sup>z</sup>*<sup>1</sup> + p *kP*1 *<sup>e</sup>*<sup>5</sup> <sup>+</sup> *<sup>z</sup>*<sup>1</sup> *C*1 <sup>∂</sup>*e*˙<sup>4</sup> ∂*e*5 = *kP*1 *<sup>e</sup>*<sup>5</sup> <sup>+</sup> *vCold* 2 q *kp*1 *<sup>e</sup>*<sup>5</sup> <sup>+</sup> *<sup>z</sup>*1*C*<sup>2</sup> + q *kp*1 *<sup>e</sup>*<sup>5</sup> <sup>+</sup> *<sup>z</sup>*<sup>1</sup> /*C*<sup>2</sup> <sup>+</sup> <sup>−</sup>*kP*<sup>1</sup> *<sup>e</sup>*<sup>3</sup> <sup>+</sup> *vC*1<sup>δ</sup> q *kp*1 *<sup>e</sup>*<sup>5</sup> <sup>+</sup> *<sup>z</sup>*<sup>1</sup> /*C*2 + − *rC kP*1 *<sup>e</sup>*<sup>2</sup> <sup>+</sup> *iL*2<sup>δ</sup> 2 q *kp*1 *<sup>e</sup>*<sup>5</sup> <sup>+</sup> *<sup>z</sup>*1*C*<sup>2</sup> − *rC kP*1 *<sup>e</sup>*<sup>1</sup> <sup>+</sup> *iL*<sup>1</sup> *<sup>d</sup>* 2*C*2 q *kp*1 *<sup>e</sup>*<sup>5</sup> <sup>+</sup> *<sup>z</sup>*<sup>1</sup> − q *kp*1 *<sup>e</sup>*<sup>5</sup> <sup>+</sup> *<sup>z</sup>*<sup>1</sup> 2*rC Co*1 − 1 *Ro*1*Co*1 <sup>+</sup> <sup>−</sup>*kp*<sup>1</sup> *<sup>e</sup>*<sup>5</sup> <sup>+</sup> *<sup>v</sup>*cold 4*rC Co*1 q *kp*1 *<sup>e</sup>*<sup>5</sup> <sup>+</sup> *<sup>z</sup>*<sup>1</sup> + *kp*1 *<sup>e</sup>*<sup>4</sup> <sup>+</sup> *vC*<sup>2</sup> *<sup>d</sup>* 4*rC Co*1 q *kp*1 *<sup>e</sup>*<sup>5</sup> <sup>+</sup> *<sup>z</sup>*<sup>1</sup> + *kp*1 *<sup>e</sup>*<sup>3</sup> <sup>+</sup> *vC*<sup>1</sup> *<sup>d</sup>* 4*rC Co*1 q *kp*1 *<sup>e</sup>*<sup>5</sup> <sup>+</sup> *<sup>z</sup>*<sup>1</sup> − *kp*1 *<sup>e</sup>*<sup>2</sup> <sup>+</sup> *iT* <sup>2</sup> *<sup>d</sup>* 4*Co*1 q *kp*1 *<sup>e</sup>*<sup>5</sup> <sup>+</sup> *<sup>z</sup>*<sup>1</sup> 0 *k* 0 × ∂ˆ*e*˙1 ∂*e*6 = 0 ∂*e*1 ∂*z*1 = *<sup>e</sup>*<sup>4</sup> <sup>+</sup> *vC*<sup>2</sup> *<sup>d</sup>* 2*L*1 q *kp*1 *<sup>e</sup>*<sup>≤</sup> <sup>+</sup> *<sup>z</sup>*<sup>1</sup> ∂*e*1 ∂*z*2 = 0 ∂ˆ*e*2 ∂*e*6 = − 1 − p *kP*2 *<sup>e</sup>*<sup>6</sup> <sup>+</sup> *<sup>z</sup>*<sup>2</sup> *IL*2 + *kP*2 *e*6 2*L*2 p *k*3 ∂ˆ*e*2 ∂*z*1 = *<sup>e</sup>*<sup>4</sup> <sup>+</sup> *vc*<sup>2</sup> *<sup>d</sup>* 2*L*2 q *kp*1 *<sup>e</sup>*<sup>5</sup> <sup>+</sup> *<sup>z</sup>*<sup>1</sup> ∂ˆ*e*2 ∂*z*2 = *<sup>e</sup>*<sup>6</sup> <sup>+</sup> *vCo*<sup>2</sup> *<sup>d</sup>* 2*L*2 p *<sup>k</sup>*222*e*<sup>6</sup> <sup>+</sup> *<sup>z</sup>*<sup>2</sup> <sup>∂</sup>*e*˙<sup>3</sup> ∂*e*6 = 0 <sup>∂</sup>*e*˙<sup>3</sup> ∂*z*1 = *rC* −1 *<sup>e</sup>*<sup>1</sup> <sup>+</sup> *<sup>i</sup>*21*<sup>d</sup>* 2*C*1 p *kP*1 *<sup>e</sup>*<sup>5</sup> <sup>+</sup> *<sup>z</sup>*<sup>1</sup> + *rC <sup>e</sup>*<sup>2</sup> <sup>+</sup> *iL*<sup>2</sup> *<sup>d</sup>* 2*C*1 p *kP*1 *<sup>e</sup>*<sup>5</sup> <sup>+</sup> *<sup>z</sup>*<sup>1</sup> + − *<sup>e</sup>*<sup>4</sup> <sup>+</sup> *vC*<sup>2</sup> *<sup>d</sup> C*1 p *kP*1 *<sup>e</sup>*<sup>5</sup> <sup>+</sup> *<sup>z</sup>*<sup>1</sup> + *<sup>e</sup>*<sup>5</sup> <sup>+</sup> *vCold* 2*C*1 p *kP*1 *<sup>e</sup>*<sup>5</sup> <sup>+</sup> *<sup>z</sup>*<sup>1</sup> <sup>∂</sup>*e*˙<sup>3</sup> ∂*z*2 = 0 ∂*e*4 ∂*e*6 = 0 <sup>∂</sup>*e*˙<sup>1</sup> ∂*z*1 = *rC* −1 *<sup>e</sup>*<sup>1</sup> <sup>+</sup> *iL*<sup>2</sup> *<sup>d</sup>* 2*C*2 q *kp*1 *<sup>e</sup>*<sup>5</sup> <sup>+</sup> *<sup>z</sup>*<sup>1</sup> + *rc* − *<sup>e</sup>*<sup>2</sup> <sup>+</sup> *iL*<sup>2</sup> *dl* 2*C*1 q *kp*1 *<sup>e</sup>*<sup>5</sup> <sup>+</sup> *<sup>z</sup>*<sup>1</sup> + − *<sup>e</sup>*<sup>3</sup> <sup>+</sup> *vC*<sup>1</sup> *<sup>d</sup> C*2 q *kpl <sup>e</sup>*<sup>5</sup> <sup>+</sup> *<sup>z</sup>*<sup>1</sup> + *<sup>e</sup>*<sup>5</sup> <sup>+</sup> *vCOld* 2*C*2 p *kr*1 *<sup>e</sup>*<sup>5</sup> <sup>+</sup> *<sup>z</sup>*<sup>1</sup> <sup>∂</sup>*e*˙<sup>1</sup> ∂*z*2 = 0 0 ∂*e*5 ∂*z*1 = − *<sup>e</sup>*<sup>5</sup> <sup>+</sup> *vCo*<sup>1</sup> *<sup>d</sup>* 4*rC Co*1 q *kP*1 *<sup>e</sup>*<sup>5</sup> <sup>+</sup> *<sup>z</sup>*<sup>1</sup> + *<sup>e</sup>*<sup>4</sup> <sup>+</sup> *vC*<sup>2</sup> *<sup>d</sup>* 4*rC Co*1 q *kp*1 *<sup>e</sup>*<sup>5</sup> <sup>+</sup> *<sup>z</sup>*<sup>1</sup> + *<sup>e</sup>*<sup>3</sup> <sup>+</sup> *vC*<sup>1</sup> *<sup>d</sup>* 4*rC Cu*1 q *kp*1 *<sup>e</sup>*<sup>5</sup> <sup>+</sup> *<sup>z</sup>*<sup>1</sup> − *<sup>e</sup>*<sup>2</sup> <sup>+</sup> *iL*<sup>2</sup> *<sup>d</sup>* 4*Co*1 q *kp*1 *<sup>e</sup>*<sup>5</sup> <sup>+</sup> *<sup>z</sup>*<sup>1</sup> ∂*e*4 ∂*z*2 = 0 − 1 *Ro*2*Co*2 − *kP*2 *<sup>e</sup>*<sup>2</sup> <sup>+</sup> *iL*<sup>2</sup> *<sup>d</sup>* 2 p *kP*2 *<sup>e</sup>*<sup>6</sup> <sup>+</sup> *<sup>z</sup>*<sup>2</sup> ) *Co*2 0 − *<sup>e</sup>*<sup>2</sup> <sup>+</sup> *iL*<sup>2</sup> *<sup>d</sup>* 2 q *kp*2 *e*6 <sup>+</sup> *<sup>z</sup>*<sup>2</sup> )*Co*2 0 0 0 *kI*2 0 0 (A.1)

#### **REFERENCES**

- [1] Y. Chen, P. Wang, Y. Elasser, and M. Chen, ''Multicell reconfigurable multi-input multi-output energy router architecture,'' *IEEE Trans. Power Electron.*, vol. 35, no. 12, pp. 13210–13224, Dec. 2020.
- [2] A. K. Bhattacharjee, N. Kutkut, and I. Batarseh, ''Review of multiport converters for solar and energy storage integration,'' *IEEE Trans. Power Electron.*, vol. 34, no. 2, pp. 1431–1445, Feb. 2019.
- [3] S. Falcones, R. Ayyanar, and X. Mao, "A DC–DC multiport-converterbased solid-state transformer integrating distributed generation and storage,'' *IEEE Trans. Power Electron.*, vol. 28, no. 5, pp. 2192–2203, May 2013.
- [4] Z. Zhang, H. Gui, D. Gu, Y. Yang, and X. Ren, "A hierarchical active balancing architecture for lithium-ion batteries,'' *IEEE Trans. Power Electron.*, vol. 32, no. 4, pp. 2757–2768, Apr. 2017.
	-
- [5] E. Candan, P. S. Shenoy, and R. C. N. Pilawa-Podgurski, ''A series-stacked power delivery architecture with isolated differential power conversion for data centers,'' *IEEE Trans. Power Electron.*, vol. 31, no. 5, pp. 3690–3703, May 2016.
- [6] C. Gu, Z. Zheng, L. Xu, K. Wang, and Y. Li, ''Modeling and control of a multiport power electronic transformer (PET) for electric traction applications,'' *IEEE Trans. Power Electron.*, vol. 31, no. 2, pp. 915–927, Feb. 2016.
- [7] Z. Saadatizadeh, P. C. Heris, E. Babaei, and M. Sabahi, ''A new nonisolated single-input three-output high voltage gain converter with low voltage stresses on switches and diodes,'' *IEEE Trans. Ind. Electron.*, vol. 66, no. 6, pp. 4308–4318, Jun. 2019.
- [8] R. Faraji and H. Farzanehfard, "Soft-switched nonisolated high step-up three-port DC–DC converter for hybrid energy systems,'' *IEEE Trans. Power Electron.*, vol. 33, no. 12, pp. 10101–10111, Dec. 2018.
- [9] Z. Saadatizadeh, E. Babaei, F. Blaabjerg, and C. Cecati, ''Three-port high step-up and high step-down DC–DC converter with zero input current ripple,'' *IEEE Trans. Power Electron.*, vol. 36, no. 2, pp. 1804–1813, Feb. 2021.
- [10] Z. Saadatizadeh, P. C. Heris, X. Liang, and E. Babaei, "Expandable nonisolated multi-input single-output DC–DC converter with high voltage gain and zero-ripple input currents,'' *IEEE Access*, vol. 9, pp. 169193–169219, 2021.
- [11] G. Chen, Z. Jin, Y. Deng, X. He, and X. Qing, "Principle and topology synthesis of integrated single-input dual-output and dual-input singleoutput DC–DC converters,'' *IEEE Trans. Ind. Electron.*, vol. 65, no. 5, pp. 3815–3825, May 2018.
- [12] S. S. Dobakhshari, S. H. Fathi, and J. Milimonfared, ''A new soft-switched three-port DC/DC converter with high voltage gain and reduced number of semiconductors for hybrid energy applications,'' *IEEE Trans. Power Electron.*, vol. 35, no. 4, pp. 3590–3600, Apr. 2020.
- [13] Y.-E. Wu and I.-C. Chen, "Novel integrated three-port bidirectional DC/DC converter for energy storage system,'' *IEEE Access*, vol. 7, pp. 104601–104612, 2019.
- [14] G. Chen, Y. Liu, X. Qing, and F. Wang, "Synthesis of integrated multiport DC–DC converters with reduced switches,'' *IEEE Trans. Ind. Electron.*, vol. 67, no. 6, pp. 4536–4546, Jun. 2020.
- [15] E. Babaei, Z. Saadatizadeh, and P. Chavoshipour Heris, ''A new topology for nonisolated multiport zero voltage switching DC–DC converter,'' *Int. J. Circuit Theory Appl.*, vol. 46, no. 6, pp. 1204–1227, Jun. 2018.
- [16] N. Nupur and S. Nath, "Minimizing ripples of inductor currents in coupled SIDO boost converter by shift of gate pulses,'' *IEEE Trans. Power Electron.*, vol. 35, no. 2, pp. 1217–1226, Feb. 2020.
- [17] Y. Hu, W. Xiao, W. Cao, B. Ji, and D. J. Morrow, ''Three-port DC– DC converter for stand-alone photovoltaic systems,'' *IEEE Trans. Power Electron.*, vol. 30, no. 6, pp. 3068–3076, Jun. 2015.
- [18] P. C. Heris, Z. Saadatizadeh, E. Babaei, and M. Sabahi, "New high stepup two-input-single-output converter with low-voltage stresses on switches and zero input currents ripple,'' *IET Power Electron.*, vol. 11, no. 14, pp. 2241–2252, Nov. 2018.
- [19] H. Wu, K. Sun, S. Ding, and Y. Xing, ''Topology derivation of nonisolated three-port DC–DC converters from DIC and DOC,'' *IEEE Trans. Power Electron.*, vol. 28, no. 7, pp. 3297–3307, Jul. 2013.
- [20] A. Ganjavi, H. Ghoreishy, and A. A. Ahmad, ''A novel single-input dualoutput three-level DC–DC converter,'' *IEEE Trans. Ind. Electron.*, vol. 65, no. 10, pp. 8101–8111, Oct. 2018.
- [21] Q. X. Tian, G. H. Zhou, M. R. Leng, G. D. Xu, and X. Y. Fan, "A nonisolated symmetric bipolar output four-port converter interfacing PV-battery system,'' *IEEE Trans. Power Electron.*, vol. 35, no. 11, pp. 11731–11744, Nov. 2020.
- [22] T. Jalilzadeh, N. Rostami, E. Babaei, and S. H. Hosseini, ''Bidirectional multi-port DC–DC converter with low voltage stress on switches and diodes,'' *IET Power Electron.*, vol. 13, no. 8, pp. 1593–1604, Jun. 2020.
- [23] P. Mohseni, S. Hossein Hosseini, M. Sabahi, T. Jalilzadeh, and M. Maalandish, ''A new high step-up multi-input multi-output DC–DC converter,'' *IEEE Trans. Ind. Electron.*, vol. 66, no. 7, pp. 5197–5208, Jul. 2019.
- [24] P. C. Heris, Z. Saadatizadeh, and E. Babaei, "A new two input-single output high voltage gain converter with ripple-free input currents and reduced voltage on semiconductors,'' *IEEE Trans. Power Electron.*, vol. 34, no. 8, pp. 7693–7702, Aug. 2019.
- [25] Y. Ye and K. W. Eric Cheng, "Single-switch single-inductor multioutput pulse width modulation converters based on optimised switchedcapacitor,'' *IET Power Electron.*, vol. 8, no. 11, pp. 2168–2175, Nov. 2015.
- [26] A. Nami, F. Zare, A. Ghosh, and F. Blaabjerg, ''Multi-output DC–DC converters based on diode-clamped converters configuration: Topology and control strategy,'' *IET Power Electron.*, vol. 3, no. 2, pp. 197–208, Mar. 2010.
- [27] X. Lucia Li, Z. Dong, C. K. Tse, and D. Dah-Chuan Lu, "Single-inductor multi-input multi-output DC–DC converter with high flexibility and simple control,'' *IEEE Trans. Power Electron.*, vol. 35, no. 12, pp. 13104–13114, Dec. 2020.
- [28] A. Babazadeh and D. Maksimovic, "Hybrid digital adaptive control for fast transient response in synchronous buck DC–DC converters,'' *IEEE Trans. Power Electron.*, vol. 24, no. 11, pp. 2625–2638, Nov. 2009.
- [29] P. Thummala, D. Maksimovic, Z. Zhang, and M. A. E. Andersen, ''Digital control of a high-voltage (2.5 kV) bidirectional DC–DC flyback converter for driving a capacitive incremental actuator,'' *IEEE Trans. Power Electron.*, vol. 31, no. 12, pp. 8500–8516, Dec. 2016.
- [30] S. A. Gorji, H. G. Sahebi, M. Ektesabi, and A. B. Rad, ''Topologies and control schemes of bidirectional DC–DC power converters: An overview,'' *IEEE Access*, vol. 7, pp. 117997–118019, 2019.
- [31] M. Rodriguez, G. Stahl, L. Corradini, and D. Maksimovic, ''Smart DC power management system based on software-configurable power modules,'' *IEEE Trans. Power Electron.*, vol. 28, no. 4, pp. 1571–1586, Apr. 2013.



ZAHRA SAADATIZADEH (Graduate Student Member, IEEE) received the M.S. and Ph.D. degrees (Hons.) from the Faculty of Electrical and Computer Engineering, University of Tabriz, Tabriz, Iran, in 2015 and 2020, respectively. She was a Visiting Scholar at Aalborg University, from 2019 to 2020. She is currently a Postdoctoral Fellow at the Department of Electrical Engineering, University of Arkansas, Fayetteville, AR, USA. Her research interests include the analy-

sis, modeling, design, control and implementation of power electronic converters, coupled-inductor/switched-capacitor-based converters, bidirectional converters, high step-up/high step-down converters, multiport converters, and photovoltaic systems for different applications. She has been selected and awarded by the Iran's National Elite Foundation (INEF) from 2018 to 2021. She is the Winner of the Grand Student Scientific Award (Ali Poolad Award) in December 2019.



PEDRAM CHAVOSHIPOUR HERIS (Graduate Student Member, IEEE) was born in Tabriz, Iran, in 1988. He received the B.S. degree in power electronic engineering from the Azad University of Tabriz, Tabriz, Iran, in 2011, and the M.S. degree from the Science and Research Branch, University of Tehran, Tehran, Iran, in 2016. He is currently a Research Assistant with the Department of Electrical Engineering, University of Arkansas, Fayetteville, AR, USA. His research interests

include the analysis, modeling, design, control, and implementation of power electronic converters and their applications, coupled-inductor-based converters, photovoltaic systems, multiport converters, and modular converters.



H. ALAN MANTOOTH (Fellow, IEEE) received the B.S.E.E. and M.S.E.E. degrees from the University of Arkansas, Fayetteville, AR, USA, in 1985 and 1986, respectively, and the Ph.D. degree from the Georgia Tech, Atlanta, GA USA, in 1990. He then joined Analogy, a startup company in Oregon, where he focused on semiconductor device modeling and the research and development of modeling tools and techniques. In 1998, he was the Faculty of the Department of Electrical

Engineering, University of Arkansas, where he is currently a Distinguished Professor. He helped establish the National Center for Reliable Electric Power Transmission (NCREPT) at the UA, in 2005. He is also the Executive Director of the NCREPT as well as two of its centers of excellence: the NSF Industry/University Cooperative Research Center on GRid-connected Advanced Power Electronic Systems and the Cybersecurity Center on Secure, Evolvable Energy Delivery Systems funded by the U.S. Department of Energy. In 2015, he also helped to establish the UA's first NSF Engineering Research Center entitled Power Optimization for Electro-Thermal Systems that focuses on high power density systems for electrified transportation applications. He has co-founded three companies in design automation (Lynguent), IC design (Ozark Integrated Circuits), and cybersecurity (Bastazo) as well as advising a fourth in power electronics packaging (Arkansas Power Electronics International) to maturity and acquisition as a Board Member. His research interests include analog and mixed-signal IC design and CAD, semiconductor device modeling, power electronics, power electronics packaging, and cybersecurity. He holds the 21st Century Research Leadership Chair in Engineering. He is also the Senior Past-President of the IEEE Power Electronics Society and an Editor-in-Chief of the IEEE OPEN JOURNAL OF POWER ELECTRONICS. He is a member of Tau Beta Pi, Sigma Xi, and Eta Kappa Nu, and a Registered Professional Engineer in Arkansas.