Received April 26, 2021, accepted June 19, 2021, date of publication June 29, 2021, date of current version July 8, 2021. Digital Object Identifier 10.1109/ACCESS.2021.3093371 # Post-Measurement Adjustment of the Coincidence Window in Quantum Optics Experiments JAIME CARIÑE<sup>®1,2,3</sup>, SANTIAGO A. GÓMEZ<sup>®3,4</sup>, GIANNINI F. OBREGÓN<sup>3,4</sup>, ESTEBAN S. GÓMEZ<sup>®3,4</sup>, MIGUEL FIGUEROA<sup>®2</sup>, GUSTAVO LIMA<sup>3,4</sup>, AND GUILHERME B. XAVIER<sup>®5</sup> Corresponding author: Jaime Cariñe (jcarine@ucsc.cl) This work was supported in part by the Fondo Nacional de Desarrollo Científico y Tecnológico (FONDECYT) under Grant 11201348, Grant 1190901, Grant 1180995, Grant 1200859, and Grant 3210359; and in part by the ANID Millennium Science Initiative Program under Grant ICN17012. The work of Jaime Cariñe was supported under Grant ANID/REC/PAI77190088. The work of Guilherme B. Xavier was supported by Ceniit Linköping University, the Swedish Research Council under Grant VR 2017-04470 and QuantERA grant SECRET (VR grant no. 2019-00392). **ABSTRACT** We report on an electronic coincidence detection circuit for quantum photonic applications implemented on a field-programmable gate array (FPGA), which records each the time separation between detection events coming from single-photon detectors. We achieve a coincidence window as narrow as 500 ps with a series of optimizations on a readily-available and affordable FPGA development board. Our implementation allows real-time visualization of coincidence measurements for multiple coincidence window widths simultaneously. To demonstrate the advantage of our high-resolution visualization, we certified the generation of polarized entangled photons by collecting data from multiple coincidence windows with minimal accidental counts, obtaining a violation of the Clauser-Horne-Shimony-Holt (CHSH) Bell inequality by more than 338 standard deviations. Our results have shown the applicability of our electronic design in the field of quantum information. INDEX TERMS Field-programmable gate arrays, quantum information, coincidence counting. #### I. INTRODUCTION The measurement of the arrival time of detections between two or more coincident photons is a fundamental task for many experiments of certification of quantum entanglement, where often Bell's inequalities are used as entanglement witness in the field of quantum information [1]–[7]. Electronic coincidence circuits (ECCs) are employed to determine if detection signals from two (or more) single-photon detectors are close enough in time, by recording a coincidence event if the arrival signals are detected within a time interval $\tau$ , usually called the coincidence window. The width of $\tau$ is a crucial parameter in such measurements, since in an exper- The associate editor coordinating the review of this manuscript and approving it for publication was Siddhartha Bhattacharyya. iment the detectors present fake detections due to thermal noise, background detections or imperfections in the optical system, which can be detected within $\tau$ , leading to accidental coincidence counts. Thus, decreasing the width of $\tau$ lowers down the number of accidental coincidences, improving the signal-to-noise ratio. This becomes even more crucial in experiments where high-quality results are needed [5], [6]. Reconfigurable electronic devices such as high-cost field programmable gate arrays (FPGAs) [8], [9] have been proposed to reduce $\tau$ to the sub-nanosecond range. However, the temporal uncertainty of the signal generated in the detection of a photon (jitter) in many single-photon detectors [10], implies that a $\tau$ with resolution on the order of hundreds of picoseconds is sufficient for coincidence measurements. Thus, low-cost FPGA designs have focused on reducing this <sup>&</sup>lt;sup>1</sup>Departamento de Ingeniería Eléctrica, Universidad Católica de la Santísima Concepción, Concepción 2850, Chile <sup>&</sup>lt;sup>2</sup>Department of Electrical Engineering, Universidad de Concepción, Concepción 160-C, Chile <sup>&</sup>lt;sup>3</sup>ANID, Millennium Science Initiative Program, Millennium Institute for Research in Optics, Universidad de Concepción, Concepción 160-C, Chile <sup>&</sup>lt;sup>4</sup>Departamento de Física, Universidad de Concepción, Concepción 160-C, Chile <sup>&</sup>lt;sup>5</sup>Institutionen för Systemteknik, Linköpings Universitet, 581 83 Linköping, Sweden FIGURE 1. ECC architecture synthesized on a Xilinx Spartan-6 FPGA. Two electrical input pulses (A and B) are connected directly to the FPGA. Each pulse is sampled at 1GHz in two tuples: $S_k[n]$ and $M_k[n]$ of 8 bits each. The sampling in $M_k[n]$ is delayed by 500ps with respect to $S_k[n]$ (both provided every 8 ns, corresponding to 125 MHz). then both are merged, generating the 16 bit register $SM_k[n]$ , which contains the pulse information sampled at a rate of 2 GS/s. The arrival time of each input is obtained in the digital-to-time converter (DTC) module, whose outputs allow the calculation of the arithmetic difference between arrival times A and B, registering arrivals in coincidence for different detection windows simultaneously. All single (SC) or coincident (CC) counts are accumulated in 32-bit binary counters (BC), which are enabled with an edge detector (ED). The results are shared with a host computer via a USB connection. parameter with a sequential architecture, where a high speed internal clock is required to improve the resolution of $\tau$ , limiting its width to a few nanoseconds [11], [12]. On the other hand, low-cost architectures based on logic gates (combinational coincidence evaluation) have been proposed as coincidence counters by reducing $\tau$ to few tens of nanoseconds [13], then improving to sub nanosecond resolution using external circuits [14]. FPGAs using sequential architectures are capable to acquire and transmit electronic signals in the nanosecond regime [15]–[17], integrating arithmetic processes, and providing flow control over different clocks within a single integrated circuit (IC) [18], [19], even being used to manage different quantum information systems, such as quantum routing [20], [21], quantum random generation [22], [23], and quantum key distribution [24]–[26]. In this paper, we present an ECC whose architecture is focused on low-cost sequential architectures, to provide a coincidence window $\tau$ in the sub-nanosecond range. This is possible using an Xilinx Spartan-6 FPGA, whose resources allow a sequential architecture capable of a sampling rate of 2 GSPS (gigasample per second) [19]. We obtain an average coincidence window $\tau$ of 500 $\pm$ 32.1 ps, using an arithmetic process synchronized at 125MHz. With our scheme, we have obtained the temporal information of each coincident signal recorded simultaneously and in real-time over several different coincidence window widths. We demonstrate the precision and usability of the ECC, with which we experimentally certify the generation of polarization-entangled photon pairs of photons through a violation of more than 338 standard deviations of the Clauser-Horne-Shimony-Holt (CHSH) Bell inequality [1]. Finally we show that from the same measured data, we can tune the coincidence window versus the coincidence detection rate depending on the intended application. This paper is organized as follows: Section II introduces the architecture of the proposed ECC. Section III presents a method to evaluate the ECC performance, obtaining empirical parameters such as $\tau$ , jitter and skew. In Section IV, we experimentally certify the generation of polarization entangled photon pairs based on spontaneous parametric down-conversion, demonstrating the accuracy and usability of the ECC presented. Finally, in Section V our work is summarized and concluded. ## **II. ARCHITECTURE** Figure 1 shows a diagram of the proposed architecture. The process begins at the High resolution sampling stage, where an analog pulse (input A or B) arrives at two input ports. Each port is further divided into two paths, each containing an asynchronous delay line (IODELAY2, [19]), which imposes a time delay of 500 ps between the paths. In the case of input A, the resulting streams on each port ( $P_A(t)$ and $P_A(t-500 \text{ ps})$ ) are connected to two synchronized serializers (ISERDES2 [19]), where they are digitized every 1 ns. These ISERDES2 are configured with a 1:8 ratio, generating the 8-bit registers $S_k[n]$ and $M_k[n]$ (please see Fig. 1), which are accessible every 8 ns with a 125MHz clock. To establish that we are now dealing with synchronized discrete times, the subscript k indicates the discrete time associated with that VOLUME 9, 2021 94011 **FIGURE 2.** High resolution sampling process. a) An input is replicated in two streams, such that one has a delay of 500 ps, generating P(t) and $P(t-500\mathrm{ps})$ respectively. Both are digitized by two 8-bit serial to parallel converters (ISERDES2) at 1 GHz, generating two 8-bit strings $S_k[n]$ and $M_k[n]$ each 125MHz. b) By combining $S_k[n]$ and $M_k[n]$ and interleaving their bits, a 16-bit string $MS_k[n]$ is formed, whose sampling rate is equivalent to 2GS/s over P(t). A valid edge detection in $MS_{-1}[n]$ is defined as a single 0 followed by at least five 1s (please see the text for further details). particular register, while *n* represents the bit position within the register, as shown in Fig. 2.a. The same is also performed with respect to input B. The serialization process optimizes most of the resources in the FPGA, such as accumulators and arithmetic operations, evidently reducing dynamic energy consumption by almost two orders of magnitude (comparing the original 2 GHz process vs 125Mhz) [27]. Finally, $S_k[n]$ and $M_k[n]$ are merged every 8 ns, interleaving their bits in order of arrival, producing a new register of 16 bits $(MS_k[n])$ , with the process illustrated in Fig. 2.b. Since $S_k[n]$ and $M_k[n]$ are delayed by 500 ps, each reordered bit in $MS_k[n]$ represents sampling every 500 ps (2GS/s), which is processed at the much slower clock of 125 MHz. The internal clocks are adjusted in phase with a phase lock loop (PLL), included in the Spartan 6. Then, the Coincidence counter module first generates a controlled delay on each 16-bit string (coming from inputs A and B), which is implemented using two variable-length RAM-based shift registers with 8-bit addressing input. Each address bit generates a delay in 8 ns steps, providing a delay between 0 and 2040 ns, which is a coarse delay set by the user (see Fig. 1). With the defined delay, the arrival time of each sample $M_k[n]$ is calculated in the digital-to-time converter (DTC) module. Basically, the DTC assigns a time of arrival value correlated to the detection of a rising edge in the $n_{th}$ bit of $MS_k[n]$ . Then, to reduce the chance of false-positives a valid edge detection is defined as a single 0 followed by at least five 1s (...011111...), as shown in Fig. 2.b. In order to adequately deal with pulses arriving at the first or last slots of the $MS_k[n]$ 16-bit string, we generate an intentional latency expressed through k, where k=-1 indicates that the string is out of phase by 8 ns, while k=-2 indicates a latency of 16 ns. We then use the following procedure: we form a new 21-bit string called MS'[n] by concatenating the last bit of the string at k = -2 with the complete string at k = -1, and the first four bits of the current string at k = 0. Then the rising edge position in MS'[n] is written as the 5-bit positive integers $t_A^*$ and $t_B^*$ , which represent the arrival time of the pulses at A and B for the cycle $k_j$ respectively. Valid detection of either time leads to a corresponding single count detection event $(SC_A \text{ or } SC_B)$ whose accumulation is recorded in a 32-bit counter providing the single count detection rate, which is made available to the user. In the Coincidence module, the arrival times are re-calculated based on the $k_{th}$ read cycle with the expressions: $t_A = t_{A+8ns}^* \cdot (Nk_A)$ and $t_B = t_{B+8ns}^* \cdot (Nk_B)$ , where $Nk_A$ and $Nk_B$ are two binary counters of 5 bits, which increases in each $k_{th}$ read cycle and they are independently reset with a valid detection on each input. These registers allowing us re-calculate asynchronous arrival times for A and B. Then, when valid arrivals are detected in A and B, the arithmetic difference between $t_A$ and $t_B$ will give us a temporal mapping of coincidences for multiple coincidence windows simultaneously: $$\Delta t = t_A - t_B + D_f,\tag{1}$$ where $D_f$ is a fine adjustable 5-bit delay, with 500 ps precision. All $\Delta t$ values are recorded in a 32-bit binary counter labeled $CC_{\Delta t}$ and sent to a host computer for user processing through a USB interface (21 such counters are needed in total, for instance, to record the different $\Delta t$ between -5 ns and 5 ns with 500 ps difference between them). Finally, in a post-process the user can take the sum of the counts from the several $CC_{\Delta t}$ and obtain simultaneous $\tau$ measurements, where the width of $\tau$ depends on the value of the accumulated $\Delta t$ . For example if we sum $CC_{\Delta t=0} + CC_{\Delta t=0.5}$ we have the counts over a coincidence window of 1 ns. # **III. DESIGN EVALUATION** To evaluate our design, we first define $\tau$ as a function of the sampling resolution $t_r$ obtained on each bit of $MS_k[n]$ , in the form: $$\tau = mt_r + d_w, \tag{2}$$ where m is the number of slots that define a window, while $d_w$ represents the total skew noise at a resolution time $t_r$ , as we shown in the Fig. 3.a. We can define a function when the coincidence window is enabled, based on the delayed time $t_d$ from a trigger detection on A or B, given by: $$w(t_d) = \begin{cases} 1 & \text{if } 0 \le t_d \le \tau \\ 0 & \text{else} \end{cases}$$ (3) On the other hand, considering the second arrival time has a stronger influence of the electronic jitter [28] and expressed as a function of a time delay $t_d$ (see Fig. 3.b), then N detection 94012 VOLUME 9, 2021 **FIGURE 3.** Arrival time model. a) Parameters of coincidence windows $(w(t_d))$ . b) Stronger influence of the electronic Jitter in arrival time $(g(t_d))$ . events will display a Gaussian variation (g(t)) with uncertainty $\sigma$ and amplitud N', expressed as: $$g(t_d) = N' e^{-\frac{(t_d)^2}{2\sigma^2}}$$ (4) We define a coincidence count $T_{CC}$ , when $g(t_d)$ is within the coincidence window function $w(t_d)$ , as the following convolution between the two functions, for all $t_d$ : $$T_{CC} = \int_{-\infty}^{\infty} w(t) \cdot g(td - t)dt, \tag{5}$$ The convolution expressed in Eq. 5 can be carried out experimentally using a function generator that is capable of delaying two pulses with a timing resolutions better than $t_r$ . Thus, to avoid solving a Gaussian integral, we make a simple change of variables obtaining $T_{CC} = -\int_{t_d}^{t_d-\tau} g(u)du$ . Differentiating with respect to $t_d$ , we obtain: $$\frac{dT_{CC}}{dt_d} = N' \left\{ e^{-\frac{(t_d)^2}{2\sigma^2}} - e^{-\frac{(t_d - \tau)^2}{2\sigma^2}} \right\}.$$ (6) The expressions in Eq. 6 and Eq. 2 allow us to experimentally measure the parameters $\tau$ , $\sigma$ , $t_r$ and $d_w$ . Therefore, using a Textronix AFG3000 series function generator (with 10 ps of resolution delay time), we have the emulation of $T_{CC}$ varying the delay in steps of 100 ps between two electrical pulses, with rate of 100 kcounts per second, performing the convolution. Thus, we obtain $T_{CC}$ for different coincidence windows as shown in Fig. 4.a. On the other hand, to measure the parameters mentioned above, we differentiate the results from Fig. 4a and adjust the data with the expression in Eq. 6 (as shown in Fig. 4.b, with a 3ns window as an example), obtaining the values that are presented in Table 1. These results show that the empirical standard deviation of the electronic noise is $\sigma_e = 0.1867 \pm 0.00048$ ns. This deviatios comes from the jitter of the function generator and electronic fluctuation [28]. The empirical time resolution was measured as $t_r = 0.5009$ ns with $d_w = 0.0312$ ns, obtained from Eq. 2 over multiple $\tau$ widths (n = 1, 2, ...). **FIGURE 4.** Experimental measurements from the proposed ECC obtained using function generator. a) Experimental $T_{CC}$ of simultaneous measurements over various widths of $\tau$ . b) Fit of equation 6 on experimental $\frac{d\tau_{CC}}{dt_d}$ for $\tau=3ns$ . **TABLE 1.** Empirical parameters obtained from fitting the experimental measurements with equation 6, and its respective quadratic correlation coefficient $(R^2)$ . | n | | $\tau$ (ns) | $\sigma$ | $R^2$ | |---|--------|---------------------|---------------------|--------| | | Design | Empirical | | | | 1 | 0.5 | $0.5132 \pm 0.0008$ | $0.1879 \pm 0.0003$ | 0.9245 | | 2 | 1 | $1.0418 \pm 0.0037$ | $0.189 \pm 0.0001$ | 0.9498 | | 3 | 1.5 | $1.5337 \pm 0.0008$ | $0.1836 \pm 0.0008$ | 0.955 | | 4 | 2 | $2.0485 \pm 0.0011$ | $0.1844 \pm 0.0005$ | 0.951 | | 5 | 2.5 | $2.5688 \pm 0.0008$ | $0.1873 \pm 0.0005$ | 0.9469 | | 6 | 3 | $3.0005 \pm 0.0031$ | $0.188 \pm 0.0007$ | 0.967 | # IV. POLARIZATION ENTANGLEMENT CERTIFICATION To demonstrate a practical application and the advantage of the simultaneous multi-width coincidence-windows of our ECC design, we have implemented a photonic experiment to certify two-qubit entanglement using an ultrabright, intrinsically phase-stable photon-pair source based on the spontaneous parametric down-conversion process [6], [29]. The experimental setup is shown in Fig. 5. A 20 mm long, type II non-linear PPKTP crystal placed in a Sagnac interferometer was pumped by a continuous-wave laser operating at 405 nm [30], [31], generating degenerate down-conversion VOLUME 9, 2021 94013 FIGURE 5. Experimental scheme for the ultrabright parametric down-conversion photon-pair source used for testing our ECC. A Sagnac interferometer with a non-linear crystal was used to generate polarization-entangled photons through the down-conversion optical process. M: mirror; PPKTP: periodically poled KTP non-linear crystal; L: 20 cm focal length lens; HWP and QHP: half- and quarter-wave plate; PBS: polarizing beam splitter; DM: dichroic mirror; BF: bandpass filter; SMF: single-mode fiber; SPD: single-photon detector; OL: 10X objective lens; ECC: electronic coincidence circuit. See the main text for more details. photon pairs at 810 nm in orthogonal polarization modes. Waveplates and a polarizer cube are used to set the pump beam polarization mode to propagate it on the interferometer's reflected and transmitted path. Therefore, photon pairs are generated in the clockwise and counterclockwise direction inside the interferometer. The HWP was set at $45^o$ to the horizontal, obtaining after the PBS<sub>S</sub> the maximally entangled state $$|\Psi^{+}\rangle = \frac{1}{\sqrt{2}}(|HV\rangle + |VH\rangle),$$ (7) where $|H\rangle$ ( $|V\rangle$ ) denotes the horizontal (vertical) polarization of the down-converted photon. Dichroic mirrors are placed to remove the remaining pump laser, and Semrock high-quality filters centered at 810 nm (0.5 nm bandpass) are placed at both measurement stages called Alice and Bob (see Fig. 5). Moreover, we follow the numerical model proposed in [32] to maximize the Alice and Bob's coincidence rate. This optimal condition is achieved when $\omega_{SPDC} = \sqrt{2}\omega_p$ , where $\omega_p$ is the beam waist, and $\omega_{SPDC}$ is the waist of the down-converted photons spatial mode at the center of the PPKTP crystal. We used a 20 cm focal length lens (L) for the pump focusing at the crystal's center. Furthermore, to prevent distinguishability between the spatial modes with HV and VH polarization, we couple the generated down-converted photons into single-mode optical fibers (SMF) using 10X objective lens. Thus, ensuring high-quality polarization-entanglement generation. We certify the polarization entanglement generation evaluating the Clauser-Horne-Shimony-Holt (CHSH) Bell inequality [1], with the aid of our ECC. In the Bell-CHSH scenario, the source distributes the photons to Alice and Bob. Each party can choose among two measurements, denoted by $x, y \in \{0, 1\}$ , with binary results $a, b \in \{-1, 1\}$ . The CHSH inequality reads $$S \equiv E(0,0) + E(0,1) + E(1,0) - E(1,1) < 2,$$ (8) where $E(x, y) \equiv P(00|xy) - P(01|xy) - P(10|xy) + P(11|xy)$ is the expectation value for both measurements x and y. Here, P(ab|xy) is the joint conditional probability distribution when Alice (Bob) implements the measurement x(y) and obtains the outcome a (b). Quantum theory predicts a violation of this inequality, which its maximum value is $S^{QM} = 2\sqrt{2}$ , achieving by a two-qubit maximally entangled state and projective measurements. In our experiment, these projective measurements were implemented in Alice and Bob with a typical polarization analyzer composed of two waveplates and a polarizing beam-splitter (see Fig. 5). PerkinElmer single-photon detectors (SPD) are placed at Alice (Bob) connected to SMFs, recording the arriving photons. This optical configuration allows us to reach two-photon visibility close to 99.7% in the logical and diagonal polarization measurement bases. Besides, considering the SPD quantum efficiency (50% @ 810 nm) and the optical transmission of the filters, polarization controllers, and fiber coupling, we have estimated an overall detection efficiency of 15%. The ECC records each SPD's output to evaluate the coincidence detection rate $(R_{CC})$ depending on the circuit's coincidence window $\tau$ . However, the accidental counts arising from the electronic and thermal noise affect the experimental value of S. The relation between $\tau$ and the accidental coincidence rate $R_{Acc}$ is given by $R_{Acc} = R_A \times R_B \times \tau$ , where $R_A$ $(R_B)$ is the single-photon detection rate at the Alice's (Bob's) detector. Thus, smaller values of $\tau$ imply smaller accidental coincidence counts. The estimated joint conditional probabilities become more accurate while $\tau$ is decreasing, and therefore we can improve the estimation of S adopting lower values of $\tau$ . In our experiment, we define eight coincidence windows simultaneously (range from 0.5 to 4 ns) on the ECC to evaluate S. This implies that we can estimate eight joint conditional probabilities at the same time for each joint measurement. For instance, an ECC user can exploit this advantage, selecting a desired $\tau$ value after the experiment has done depending on the user's application and needs. The 94014 VOLUME 9, 2021 **FIGURE 6.** Experimental results of the S parameter and the coincidence detection rate $(R_{CC})$ for multiple coincidence windows $\tau$ . obtained experimental results are shown in Fig. 6. We can observe that the S value on Eq. 8 is improved by reducing the coincidence window $\tau$ . For instance, considering one projective measurement (the red line in Fig. 6) with $\tau=4\,ns$ , the coincidence rate is $R_{CC}\approx410.000$ counts in $10\,s$ of integration. By reducing the coincidence window to $\tau=0.5\,ns$ , the $R_{CC}$ decreases to 280.000 coincidence counts in the same integration time. The decrease in $R_{CC}$ depends on the jitter of 0.585 $\pm$ 0.092 ns in the coincidence counts distribution from both PerkinElmer detectors. This temporal uncertainty is not perceived in coincidence windows greater than 1.5ns, which stabilizes the $R_{CC}$ around 280.000 coincidence counts, however, for shorter coincidence windows the $R_{CC}$ decreases proportionally to the Gaussian function while still increasing the S-parameter. # **V. CONCLUSION** We have developed an ECC based on a commercial Spartan 6 FPGA, while allowing the choice of coincident window width to be chosen after the measurement is performed. We achieve a sampling pulse rate of 2 GS/s based on a base clock of only 125 MHz, with a resolution $t_r = 0.5009 \pm$ 0.0312 ns. In our design, we process the coincidence counts at the base frequency based on the arithmetic difference between the arrival times of the input pulses. We employed the proposed design on a Bell CHSH inequality violation experiment, obtaining a Bell parameter of $S=2.8117\pm$ 0.0024 at the narrowest coincidence window of $\tau = 0.5$ ns, corresponding to a violation over 338 standard deviations. Furthermore, our design is scalable to even narrower windows by employing higher-end FPGA chips with higher clocks frequencies. We expect our design to be useful for the efficient characterization of many quantum optics and quantum information experiments. # **ACKNOWLEDGMENT** The authors would like to thank A. Wolf and L. Araneda for valuable discussions. ## **REFERENCES** - J. F. Clauser, M. A. Horne, A. Shimony, and R. A. Holt, "Proposed experiment to test local hidden-variable theories," *Phys. Rev. Lett.*, vol. 23, no. 15, pp. 880–884, Oct. 1969. - [2] M. A. Nielsen and I. L. Chuang, Quantum Computation and Quantum Information. Cambridge, U.K.: Cambridge Univ. Press, 2000, pp. 1–7. - [3] A. Cuevas, G. Carvacho, G. Saavedra, J. Cariñe, W. A. T. Nogueira, M. Figueroa, A. Cabello, P. Mataloni, G. Lima, and G. B. Xavier, "Longdistance distribution of genuine energy-time entanglement," *Nature Commun.*, vol. 4, no. 11, pp. 1–6, Nov. 2013. - [4] G. Carvacho, J. Cariñe, G. Saavedra, Á. Cuevas, J. Fuenzalida, F. Toledo, M. Figueroa, A. Cabello, J.-Å. Larsson, P. Mataloni, G. Lima, and G. B. Xavier, "Postselection-loophole-free Bell test over an installed optical fiber network," *Phys. Rev. Lett.*, vol. 115, no. 3, pp. 1–5, Jul. 2015. - [5] H. S. Poh, S. K. Joshi, A. Cerè, A. Cabello, and C. Kurtsiefer, "Approaching Tsirelson's bound in a photon pair experiment," *Phys. Rev. Lett.*, vol. 115, no. 18, Oct. 2015, Art. no. 180408. - [6] E. S. Gómez, S. Gómez, P. González, G. Cañas, J. F. Barra, A. Delgado, G. B. Xavier, A. Cabello, M. Kleinmann, T. Vértesi, and G. Lima, "Deviceindependent certification of a nonprojective qubit measurement," *Phys. Rev. Lett.*, vol. 117, no. 26, pp. 1–5, Dec. 2016. - [7] C. Abellán, A. Acin, A. Alarcon, O. Alibart, C. K. Andersen, F. Andreoli, A. Beckert, F. A. Beduini, A. Bendersky, M. Bentivegna, and P. Bierhorst, "Challenging local realism with human choices," *Nature*, vol. 557, no. 7704, pp. 212–216, May 2018. - [8] L. Zhao, X. Hu, S. Liu, J. Wang, and Q. An, "A 16-channel 15 ps TDC implemented in a 65 nm FPGA," in *Proc. 18th IEEE-NPSS Real Time* Conf., May 2012, pp. 1–5. - [9] R. Frankowski, D. Chaberski, M. Kowalski, and M. Zielińki, "A high-speed fully digital phase-synchronizer implemented in a field programmable gate array device," *Metrol. Meas. Syst.*, vol. 24, no. 3, pp. 537–550, Sep. 2017. - [10] M. D. Eisaman, J. Fan, A. Migdall, and S. V. Polyakov, "Invited review article: Single-photon sources and detectors," *Rev. Sci. Instrum.*, vol. 82, no. 7, pp. 071–101, Jul. 2011. - [11] R. C. Pooser, D. D. Earl, P. G. Evans, B. Williams, J. Schaake, and T. S. Humble, "FPGA-based gating and logic for multichannel single photon counting," *J. Modern Opt.*, vol. 59, no. 17, pp. 1500–1511, Oct. 2012. - [12] G. Sportelli, N. Belcari, P. Guerra, and A. Santos, "Low-resource synchronous coincidence processor for positron emission tomography," Nucl. Instrum. Methods Phys. Res. A, Accel. Spectrom. Detect. Assoc. Equip., vol. 648, pp. S199–S201, Aug. 2011. - [13] S. Gaertner, H. Weinfurter, and C. Kurtsiefer, "Fast and compact multichannel photon coincidence unit for quantum information processing," *Rev. Sci. Instrum.*, vol. 76, Dec. 2005, Art. no. 123108. - [14] B. K. Park, Y.-S. Kim, O. Kwon, S.-W. Han, and S. Moon, "High-performance reconfigurable coincidence counting unit based on a field programmable gate array," *Appl. Opt.*, vol. 54, no. 15, pp. 4727–4731, Aug. 2015. - [15] J. C. Bienfang, A. J. Gross, A. Mink, B. J. Hershman, A. Nakassis, X. Tang, R. Lu, D. H. Su, C. W. Clark, and C. J. Williams, "Quantum key distribution with 1.25 Gbps clock synchronization," *Opt. Exp.*, vol. 12, no. 9, pp. 2011–2017, May 2004. - [16] A. Mink, J. C. Bienfang, R. Carpenter, L. Ma, B. Hershman, A. Restelli, and X. Tang, "Programmable instrumentation and gigahertz signaling for single-photon quantum communication systems," *J. Phys.*, vol. 11, Apr. 2009, Art. no. 045016. - [17] X. M. Lu, L. J. Zhang, Y. G. Wang, W. Chen, D. J. Huang, D. Li, S. Wang, D. He, Z. Yin, Y. Zhou, C. Hui, and Z. Han, "FPGA based digital phase-coding quantum key distribution system," *Sci. China Phys.*, *Mech. Astron.*, vol. 58, no. 12, pp. 1–7, Dec. 2015. - [18] K. Parnell and N. Mehta, Programmable Logic Design Quick Start Handbook. San Jose, CA, USA: Xilinx, Aug. 2003. - [19] Spartan-6 FPGA SelectIO Resources, vol. 381, Oct. 2015. [Online]. Available: https://www.xilinx.com/support/documentation/user\_guides/ug381.pdf - [20] M. M. Taddei, J. Cariñe, D. Martínez, T. García, N. Guerrero, A. A. Abbott, M. Araújo, C. Branciard, E. S. Gómez, S. P. Walborn, L. Aolita, and G. Lima, "Computational advantage from the quantum superposition of multiple temporal orders of photonic gates," *PRX Quantum*, vol. 2, no. 1, pp. 1–11, Feb. 2021. - [21] A. Alarcón, P. González, J. Cariñe, G. L. Ima, and B. X. Avier, "Polarization-independent single-photon switch based on a fiber-optical Sagnac interferometer for quantum communication networks," *Opt. Exp.*, vol. 28, no. 22, pp. 33731–33738, Oct. 2020. VOLUME 9, 2021 94015 - [22] M. Farkas, N. Guerrero, J. Cariñe, G. Cañas, and G. Lima, "Robust self-test of high-dimension mutually unbiased bases with commercial multi-core fiber," in *Proc. IEEE Photon. Soc. Summer Topicals Meeting (SUM)*, Aug. 2020, pp. 1–2. - [23] J. Čariñe, G. Cañas, P. Skrzypczyk, I. Šupić, N. Guerrero, T. Garcia, L. Pereira, M. A. S. Prosser, G. B. Xavier, A. Delgado, S. P. Walborn, D. Cavalcanti, and G. Lima, "Multi-core fiber integrated multi-port beam splitters for quantum information processing," *Optica*, vol. 7, no. 5, pp. 542–550, May 2020. - [24] G. Cañas, N. Vera, J. Cariñe, P. González, J. Cardenas, P. W. R. Connolly, A. Przysiezna, E. S. Gómez, M. Figueroa, G. Vallone, P. Villoresi, T. F. da Silva, G. B. Xavier, and G. Lima, "High-dimensional decoy-state quantum key distribution over multicore telecommunication fibers," *Phys. Rev. A, Gen. Phys.*, vol. 96, no. 2, Aug. 2017, Art. no. 022317. - [25] H.-F. Zhang, J. Wang, K. Cui, C.-L. Luo, S.-Z. Lin, L. Zhou, H. Liang, T.-Y. Chen, K. Chen, and J.-W. Pan, "A real-time QKD system based on FPGA," *J. Lightw. Technol.*, vol. 30, no. 20, pp. 3226–3234, Oct. 15, 2012. - [26] K. Cui, J. Wang, H.-F. Zhang, C.-L. Luo, G. Jin, and T.-Y. Chen, "A real-time design based on FPGA for expeditious error reconciliation in QKD system," *IEEE Trans. Inf. Forensics Security*, vol. 8, no. 1, pp. 184–190, Jan 2013 - [27] N. Lawal, F. Lateef, and M. Usman, "Power consumption measurement & configuration time of FPGA," in *Proc. Power Gener. Syst. Renew. Energy Technol. (PGSRET)*, Jun. 2015, pp. 1–5. - [28] Q. Shen, S. Liao, S. Liu, J. Wang, W. Liu, C. Peng, and Q. An, "An FPGA-based TDC for free space quantum key distribution," *IEEE Trans. Nucl. Sci.*, vol. 60, no. 5, pp. 3570–3577, Oct. 2013. - [29] S. Gómez, A. Mattar, I. Machuca, E. S. Gómez, D. Cavalcanti, O. J. Farías, A. Acín, and G. Lima, "Experimental investigation of partially entangled states for device-independent randomness generation and selftesting protocols," *Phys. Rev. A, Gen. Phys.*, vol. 99, no. 3, pp. 1–6, Mar. 2019. - [30] T. Kim, M. Fiorentino, and F. N. C. Wong, "Phase-stable source of polarization-entangled photons using a polarization Sagnac interferometer," *Phys. Rev. A, Gen. Phys.*, vol. 73, no. 1, pp. 5–6, Jan. 2006. - [31] T. Paterek, A. Fedrizzi, S. Groblacher, T. Jennewein, M. Zukowski, M. Aspelmeyer, and A. Zeilinger, "A wavelength-tunable fiber-coupled source of narrowband entangled photons," *Phys. Rev. Lett.*, vol. 15, no. 21, pp. 15377–15386, Nov. 2007. - [32] D. Ljunggren and M. Tengner, "Optimal focusing for maximal collection of entangled narrow-band photon pairs into single-mode fibers," *Phys. Rev.* A, Gen. Phys., vol. 72, no. 6, pp. 1–17, Dec. 2005. JAIME CARIÑE received the bachelor's and M.Sc. degrees in electrical engineering from the Universidad de la Frontera, Chile, and the Ph.D. degree in electrical engineering from the Universidad de Concepción, Chile. Then, he joined the Millennium Institute for Research in Optics with a FONDECYT Postdoctoral Grant, working on experimental quantum information research, in 2017. Since 2019, he has been a Professor with the Faculty of Engineering, Universidad Católica de la Santísima Concepción and is currently the director of two research grants. His current research interests include experimental quantum information and realtime signal and image processing. **SANTIAGO A. GÓMEZ** received the M.S. and Ph.D. degrees in physics from the University of Concepción, Chile, in 2016 and 2020, respectively. He currently works as a FONDECYT Postdoctoral Researcher with the Quantum Information Group, Millennium Institute for Research in Optics. His research interests include quantum information processing, photonic entanglement sources, and quantum nonlocality. **GIANNINI F. OBREGÓN** received the bachelor's degree and the Physics Title from the University of Concepción, Chile, in 2018 and 2020, respectively, where he is currently pursuing the M.Sc. degree with the Millennium Institute for Research in Optics of Concepción. His research interests include experimental quantum information and MOF crystals that promise improvement as a quantum light source. **ESTEBAN S. GÓMEZ** received the M.S. degree in physical sciences and the Ph.D. degree in physics from the University of Concepción, Chile, in 2011 and 2015, respectively. He is currently an Assistant Professor with the Department of Physics, University of Concepción. As a Young Researcher, he published over 20 articles in peer-reviewed journals in physics. His research interests include experimental research on the foundations of quantum theory and applications of quantum information and communication, leading research projects concerning high-dimensional quantum entanglement, quantum imaging, and unconditional quantum communication protocols. MIGUEL FIGUEROA received the bachelor's degree in electronics engineering and the M.Sc. degree in electrical engineering from the Universidad de Concepción, Chile, in 1990 and 1997, respectively, and the M.Sc. and Ph.D. degrees in computer science and engineering from the University of Washington, Seattle, WA, USA, in 1999 and 2005, respectively. He is currently a Professor in electrical engineering with the Universidad de Concepción. His current research interests include hardware accelerators for scientific computing and high-performance embedded systems, VLSI circuits for low-power video processing and computer vision, and high-performance instrumentation for quantum cryptography and radioastronomy. **GUSTAVO LIMA** received the M.Sc. and Ph.D. degrees in physics from the Universidade de Minas Gerais, Brasil, in 2001 and 2006, respectively. He has been a Full Professor with the Universidad de Concepción, since 2009, and a Research Associate with the Millennium Institute for Research in Optics, Chile. He has directed several research grants and has formed more than five Ph.D. students in the field of quantum information and published over 60 articles in peer-reviewed journals in physics. His research interests include the fundamentals of quantum optics, experimental quantum information, and quantum random number generation. **GUILHERME B. XAVIER** received the Ph.D. degree in electrical engineering from the Pontifical Catholic University of Rio de Janeiro, Rio de Janeiro, Brazil, in 2009. He was an Associate Professor with the University of Concepción, Chile, until 2017. He is currently an Associate Professor with the Department of Electrical Engineering, Linköping University, Sweden. He has coordinated several research grants in the field of quantum communications and published over 40 articles in peer-reviewed top journals in physics and optics. His research interests include experimental quantum communications through optical fibers, integration of quantum information processing technologies with current telecommunication systems, and fundamental experiments in quantum optics. • • • 94016 VOLUME 9, 2021