

Received February 28, 2021, accepted March 23, 2021, date of publication April 2, 2021, date of current version April 12, 2021. *Digital Object Identifier 10.1109/ACCESS.2021.3070661*

# The Generation Mechanism and Elimination Strategy of Narrow- and Error-Pulse for Cascaded H-Bridge NL-PWM Modulation

# JIE MU<sup>©[1](https://orcid.org/0000-0001-6300-9676)</sup>, ZHI[XUA](https://orcid.org/0000-0001-8061-750X)N H[E](https://orcid.org/0000-0002-6764-8085)<sup>©1</sup>, (Student [Mem](https://orcid.org/0000-0002-2846-5040)ber, IEEE), YONGHAI X[U](https://orcid.org/0000-0002-5619-8920)<sup>©1</sup>, (Member, IEEE), XUEYIN ZHANG<sup>@2</sup>, AND YUNBO LONG<sup>@1</sup>

<sup>1</sup>State Key Laboratory of Alternate Electrical Power System with Renewable Energy Sources, North China Electric Power University, Beijing 102206, China <sup>2</sup>Nanjing NR Electric Company Ltd., Nanjing 211111, China

Corresponding author: Yonghai Xu (yonghaixu@263.net)

This work was supported in part by the Natural Science Foundation of Beijing under Grant 3172036, and in part by the Independent Research Project of State Key Laboratory of Alternate Electrical Power System with Renewable Energy Sources, North China Electric Power University, under Grant LAPS2019-20.

**ABSTRACT** There is a wide application prospect of Nearest level pulse width modulation (NL-PWM) in cascaded H-bridge (CHB) converter, however, it will produce narrow- and error-pulse in the process of implementation, which has a negative impact on CHB efficiency, output voltage quality and safe operation of power devices. In this paper, the NL-PWM strategy is improved based on *round* function to solve the narrow pulse of traditional NL-PWM, and a step wave delay update strategy is proposed to solve the error-pulse of NL-PWM. This paper analyzes the basic principle of improved NL-PWM and its ability to avoid narrow pulse of power device, shows the harmonic characteristics of improved NL-PWM, analyzes the generation mechanism of error pulse, and calculates the error of output voltage caused by the proposed step wave delay update strategy. The correctness of theoretical analysis and the effectiveness of the proposed method are verified by simulation and experiment. The research shows that the improved NL-PWM can effectively prevent narrow pulse while maintaining good harmonic characteristics, and the proposed step wave delay update strategy can avoid error pulse and has little impact on the output of NL-PWM.

**INDEX TERMS** Cascade H-bridge, NL-PWM, error pulse, narrow pulse, harmonic characteristics.

### **I. INTRODUCTION**

Cascaded H-bridge (CHB) converter is a widely used multilevel topology, and it is a research hotspot in the field of high-voltage and high-power converters [1]. CHB has many advantages, such as simple structure, excellent harmonic characteristics, easy modularization, high reliability and easy realization of redundant design, etc. [2], [3]. CHB multilevel converter is widely used in motor drive [4], new energy power generation [5], [6], active filter [7], flexible power transmission [8], static var compensator [9], power electronic transformer [10]–[13] and other fields.

Modulation strategy is the key technology of multilevel converters. It plays an important role in the output waveform quality, system reliability, working efficiency and service life of the converter, and has a great effect on the output

The associate editor coordinating the re[view](https://orcid.org/0000-0002-0169-488X) of this manuscript and approving it for publication was Huiqing Wen

power balance of each sub-module (SM) of CHB. At present, the modulation strategies used in CHB are mainly divided into the following three categories. The first type is highfrequency PWM modulation, which includes carrier phase shift PWM (CPS-PWM) [14], [15], level-shifted PWM(LS-PWM) [16], [17] and space vector PWM(SVPWM) [18]. The second type is nearest level modulation (NLM) [19], which is based on fundamental frequency modulation. And the last one is NL-PWM, which is a combination of high frequency PWM modulation and fundamental frequency modulation [20]. CPS-PWM has been widely studied because of its high equivalent switching frequency, good waveform quality and balanced switching frequency distribution. Compared with CPS-PWM, LS-PWM has better harmonic characteristics and can reduce the switching times. However, it needs additional equalization control, which has high control complexity and cannot achieve equivalent switching frequency doubling. SVPWM has high voltage utilization and good



**FIGURE 1.** Topology of CHB.

waveform quality, but its voltage vector increases rapidly with the increase of the number of levels, and the modulation process is complicated. NLM adopts a step wave to approximate the sine reference voltage, which has the advantages of low switching frequency, simple voltage equalization control and small switching loss. It is widely used in highvoltage application, but when the number of levels is small, its dynamic response capability and the waveform quality are poor [21].

Reference [20] proposed the NL-PWM method for CHB, also known as hybrid pulse width modulation (HPWM), which combines the advantages of high frequency PWM and fundamental frequency modulation. In NL-PWM, only one SM in each bridge arm works in high-frequency PWM mode, and the other SMs output step waves. While retaining the advantages of NLM, it has the characteristics of less lowfrequency harmonic content of PWM and higher waveform quality. NL-PWM uses voltage sorting method to implement voltage balancing control. The voltages of SMs are sampled and sorted in each voltage balancing period, and the output level of the SMs is controlled according to the sorting results and the bridge arm current direction. The output voltage quality of NL-PWM is compared with CPS-PWM in [22], proving that the output voltage quality of NL-PWM is better than that of CPS-PWM. However, in traditional NL-PWM method, the amplitude of the PWM reference voltage is equal to the amplitude of the triangular carrier voltage, and the SM working in the PWM mode will generate the narrow pulse. This may cause the switch devices failing to turn on or turn off, increase switching loss of devices, and even cause the switching device to be overheated and burned under longterm operation [23], [24]. In practical application, elimination technology of narrow pulse is required to eliminate these impacts. In addition, error pulses with incorrect level will appear during the implementation of NL-PWM, which has a negative impact on the output voltage quality and converter efficiency. The generation mechanism and elimination methods of error pulses have not been studied yet.

In view of the above problems, this paper is organized as follows. Section II analyzes the generation mechanism of the narrow pulse in traditional NL-PWM, proposes an improved NL-PWM based on *round* function to avoid the generation



**FIGURE 2.** NL-PWM modulation principle.

of the narrow pulse of the power device, and analyzes harmonic characteristics of the improved NL-PWM. Section III analyzes the generation mechanism of NL-PWM error pulse and its influence on the output voltage, proposes a step wave delay update strategy to eliminate the error pulse, and the error of the NL-PWM output voltage caused by the step wave delay update strategy is also analyzed in this section. The theoretical research is verified through simulation in section IV. Section V builds a CHB prototype to verify the correctness of the theoretical analysis. Finally, section VI summarizes the research work of this paper and makes an outlook for the next work.

# **II. NL-PWM NARROW PULSE AND ELIMINATION STRATEGY**

A. NL-PWM NARROW PULSE GENERATION MECHANISM The topology of CHB is shown in Fig. 1, which is composed of *N* full bridge SMs cascaded. In Fig. 1, *L*<sup>s</sup> represents the AC filter inductance,  $v_s$  is grid voltage,  $i_s$  is grid current,  $v_{smi}$  and  $v_{ci}$  are the output voltage and capacitor voltage of the *i*th-SM respectively. Under stable operation, the capacitor voltages of each SM are equal, that is,  $v_{c1} = v_{c2} = \ldots = v_c$ .

NL-PWM is a modulation strategy that combines NLM and PWM. For the bridge arm with *N* SMs, *N* −1 SMs use NLM to output the step wave voltage  $v<sub>step</sub>$ , and the remaining one SM outputs the PWM voltage *v*<sub>PWM</sub>. The step wave voltage and the PWM voltage can be superimposed to get the  $2N + 1$ level output voltage *v*an which is close to the sine reference wave.

<span id="page-1-0"></span>
$$
v_{\rm an} = v_{\rm step} + v_{\rm PWM} \tag{1}
$$

Taking  $v_c$  as the reference voltage, the output voltage waveform of the bridge is shown in Fig. 2. In the figure, *v*ac is the sinusoidal reference voltage, and its expression is

<span id="page-1-1"></span>
$$
v_{\rm ac} = M N v_{\rm c} \cos(\omega_r t + \theta_r) = M N v_{\rm c} \cos y \tag{2}
$$

where, *M* is the modulation ratio; *N* is the number of SMs in the bridge arm;  $\omega_r$ ,  $\theta_r$  are the frequency and initial phase of the sinusoidal reference voltage, respectively.

Under the normalization condition, the PWM reference voltage is obtained by subtracting the sinusoidal reference voltage  $v_{ac}$  and the step wave voltage  $v_{step}$ . The step wave voltage and PWM reference voltage of the traditional NL-PWM method are shown in Fig. 3. At the jumping point of the step wave, the value of the PWM reference voltage is



**FIGURE 3.** Step wave voltage and PWM reference voltage of traditional NL-PWM.

equal to the carrier amplitude, and PWM narrow pulse will appear due to full modulation. In practice, it is necessary to use elimination methods such as modulation wave limiting and switching device delay on-off to avoid the generation of narrow pulse. But these methods will inevitably distort the modulation wave and affect the waveform quality.

### B. THE IMPROVED NL-PWM

If the phase of the step wave jumping point can be adjusted, the amplitude of the PWM reference voltage will be changed, thereby the narrow pulses can be avoided. For this reason, an improved NL-PWM modulation using *round* function to generate a step wave is proposed in this paper. The expression of the step wave voltage  $v_{step}$  is

$$
v_{\rm step} = round(v_{\rm ac}/v_{\rm c}) \cdot v_{\rm c} \tag{3}
$$

where, *round*(·) represents *round* function.

Taking  $v_c$  as the reference voltage, the PWM reference voltage of the improved NL-PWM can be expressed as

$$
v_{ref} = \frac{v_{ac} - v_{step}}{v_c} = \frac{v_{ac}}{v_c} - round(v_{ac}/v_c)
$$
 (4)

The reference voltage of PWM is separated by step wave jump point, and its waveform is segmented sawtooth shape. As shown in Fig. 4, it can be expressed as the sum of *N* parts

$$
v_{ref}(i)
$$
  
= 
$$
\begin{cases} NM \cos y - i + 1, \\ y \in (-y_{i-1}, -y_i) \cup (y_i, y_{i-1}) \\ NM \cos y + i - 1, \\ y \in [\pi - y_{i-1}, \pi - y_i] \cup [-(\pi - y_i), -(\pi - y_{i-1})] \end{cases}
$$
(5)



**FIGURE 4.** Step wave voltage and PWM reference voltage of improved NL-PWM.

In Fig. 4, the step wave jumping point can be expressed as

<span id="page-2-1"></span>
$$
y_i = \begin{cases} 0, & i > NM + 1/2 \\ \arccos\left(\frac{i - 1/2}{NM}\right), & 0 < i \le NM + 1/2 \\ \frac{\pi}{2}, & i = 0 \end{cases} \tag{6}
$$

As shown in Fig. 4, the value of the PWM reference voltage at the step wave jumping point of the improved NL-PWM is only 0.5, regardless of the value of *M*. There is no narrow pulse due to the equal amplitude of the PWM reference voltage and the triangular carrier. The amplitude of *vref* at the 0 and  $\pi$  radian in the fundamental frequency cycle is  $1 - N(1 - M)$ . When the frequency of triangular carrier  $f_c = 3000$ Hz and  $N = 5$ , only if *M* is greater than 0.994, the narrow pulse with the width less than  $10\mu s$  will be generated. As the number of SMs increases, the value of *M* will continue to increase. If the converter modulation ratio is too high, it will affect the output of inductive reactive power, and this situation is relatively rare. Therefore, narrow pulse can be avoided without additional elimination technology using the improved NL-PWM.

According to the theory of double Fourier transform, the Fourier series expression of the improved NL-PWM output voltage can be obtained

<span id="page-2-0"></span>
$$
v_{\text{an}} = v_{\text{step}} + v_{\text{PWM}}
$$
  
=  $N M v_{\text{c}} \cos y + \sum_{m=2,4,6}^{\infty} \sum_{n=\pm 1,\pm 3,\pm 5}^{\pm \infty} [A_{mn} \cos(mx + ny)]$   
=  $N M v_{\text{c}} \cos \omega_r t$   
+  $\sum_{m=2,4,6}^{\infty} \sum_{n=\pm 1,\pm 3,\pm 5}^{\pm \infty} [A_{mn} \cos(m\omega_c t + n\omega_r t)]$  (7)

where, the expression of *Amn* is (8), as shown at the bottom of the next page.

NL-PWM outputs PWM voltage and step wave voltage at the same time, which belongs to unbalanced modulation,

**TABLE 1.** Voltage balancing method of improved NL-PWM.

| Value<br>of $v_{ac}$ | Value<br>of i <sub>s</sub> | Output of SMs |                |               |
|----------------------|----------------------------|---------------|----------------|---------------|
|                      |                            | SMs with Low  | SM with        | SMs with High |
|                      |                            | Voltage       | Middle Voltage | Voltage       |
| $v_{ac} \ge 0$       | $i_{\rm s} \geqslant 0$    | $+\nu_c$      | <b>PWM</b>     |               |
| $v_{ac} \ge 0$       | $i_{\circ} < 0$            | 0             | PWM            | $+v_{c}$      |
| $v_{ac}$ $\leq$ 0    | $i_{\rm s} \geqslant 0$    | 0             | <b>PWM</b>     | $-v_c$        |
| $v_{ac} < 0$         | i<0                        | $-v_c$        | <b>PWM</b>     |               |

so it is necessary to equalize the voltage of each SM. The improved NL-PWM uses voltage sorting method to realize the voltage balancing of SMs. The output voltage of SMs is determined by the value of  $v_{ac}$ ,  $i_s$  and the voltage of the SMs. The specific voltage balancing method of the proposed improved NL-PWM is shown in Table 1.

The power loss of a modulation strategy is mainly caused by the switching of the power devices. In order to reduce the loss of the improved NL-PWM, the switching time of voltage balancing can be set at the step wave jump point. Voltage balancing switching of traditional NL-PWM is carried out in each PWM carrier period. Compared with traditional NL-PWM, the improved NL-PWM can effectively reduce the number of additional switches generated by voltage balancing switching while ensuring the voltage balancing effect, so the power loss of improved NL-PWM is smaller. In addition, NL-PWM method outputs PWM voltage and step wave voltage at the same time. Only one SM works in high-frequency PWM mode, and the other SMs work in fundamental frequency mode. Therefore, the power device switching frequency and power loss of improved NL-PWM is much smaller than that of conventional strategies such as CPS-PWM.

# **III. NL-PWM ERROR PULSE AND ELIMINATION STRATEGY**

# A. NL-PWM ERROR PULSE AND ITS GENERATION **MECHANISM**

NL-PWM error pulse and its generation mechanism are shown in Fig. 5. In Fig.  $5(b)$ ,  $v_{\text{PWM}}$  is the PWM output voltage under unipolar frequency double modulation.  $v_{step}$  is the step



**FIGURE 5.** The error pulse of NL-PWM and its generating mechanism (a: NL-PWM error pulse; b: generation mechanism of error pulse).

wave voltage;  $v_{\text{an}}$  is the CHB output voltage after the step wave and the PWM wave are superimposed. Because each SM of NL-PWM may work in PWM mode, but the number of ePWM channels of DSP is limited, the controller architecture of FPGA  $+$  DSP is usually adopted in practical application. The step wave level and PWM level are calculated and generated by DSP, and the distribution between different SMs

<span id="page-3-0"></span>
$$
A_{mn} = \begin{cases} N M v_{\rm c} - \frac{4v_{\rm c}}{\pi} \sum_{i=1}^{N-1} \sin y_i, \ m = 0, n = 1\\ -\frac{4v_{\rm c}}{n\pi} \sum_{i=1}^{N-1} \sin n y_i, \ m = 0, n = 3, 5, 7 \dots\\ \frac{\sin \frac{k\pi}{2} J_k(\frac{m\pi NM}{2})}{\sin \frac{k\pi}{2} J_k(\frac{m\pi NM}{2})} \\\ \frac{8v_{\rm c}}{m\pi^2} \sum_{i=1}^{N} \cos \frac{m i\pi}{2} \begin{cases} \frac{\sin \frac{k\pi}{2} J_k(\frac{m\pi NM}{2})}{\sin \frac{k\pi}{2} J_k(\frac{m\pi NM}{2})} + \frac{\sin(n+k)y_{i-1} - \sin(n+k)y_i}{n-k} \\ + \sum_{k=1,3,5 \dots} \left[ y_{i-1} - y_i + \frac{\sin 2ky_{i-1} - \sin 2ky_i}{2k} \right] \\ + \sum_{k=1,3,5 \dots} \left[ y_{i-1} - y_i + \frac{\sin 2ky_{i-1} - \sin 2ky_i}{2k} \right] \end{cases} \end{cases} \tag{8}
$$



**FIGURE 6.** Equivalent pulse voltage.

is realized by FPGA. The step wave level and PWM level are calculated by DSP, and the distribution of the two between different SMs is implemented by FPGA. In the implementation process, the step wave usually updates its reference value through DSP in a control interrupt, and the corresponding SM outputs the step wave voltage through FPGA after the interruption. While PWM usually adopts asymmetric regular sampling [33], the modulation wave is updated in the control interrupt, but the PWM trigger pulse is loaded and generated at the peak and valley value of PWM triangular carrier. When step wave voltage jumps, the reference voltage of PWM wave will have a step change, but the step wave and PWM modulation wave cannot be updated synchronously due to the loading mechanism of PWM, which will lead to the generation of error pulse.

In the presence of error pulse, the NL-PWM output voltage can be equivalent to the superposition of the correct NL-PWM output voltage and the pulse voltage with the value of  $\pm v_c$  as shown in Fig. 6.

In Fig. 6,  $y_{ipk}$  ( $k = 1, 2, 3, 4$ ) is the end time of the error pulse corresponding to the *i*-th step wave component, and its value can be calculated according to the carrier frequency, modulation ratio, number of bridge arm modules and the value of  $y_i$ . The pulse voltage can be expanded by Fourier series:

<span id="page-4-1"></span>
$$
v_{\text{pulse}} = \sum_{n=1,3,5...}^{\infty} ((P_{1n} + 8 \sin ny_i) \cos ny + P_{2n} \sin ny) + \sum_{n=2,4,6...}^{\infty} (P_{1n} \cos ny + P_{2n} \sin ny)
$$
(9)

where

$$
P_{1n} = \frac{v_c}{n\pi} \sum_{i=1}^{N-1} (\sin ny_{ip1} + \sin ny_{ip2} - \sin ny_{ip3} - \sin ny_{ip4} + 4 \sin ny_i) P_{2n} = \frac{v_c}{n\pi} \sum_{i=1}^{N-1} (\sin ny_{ip1} + \sin ny_{ip2} - \sin ny_{ip3} - \sin ny_{ip4}) Q_n = -\frac{v_c}{n\pi} \sum_{i=1}^{N-1} \times (\cos ny_{ip1} + \cos ny_{ip2} - \cos ny_{ip3} - \cos ny_{ip4})
$$

The Fourier series expression of output voltage can be expressed as [\(10\)](#page-4-0) according to [\(7\)](#page-2-0) and [\(9\)](#page-4-1) with the error pulse

consideration.

<span id="page-4-0"></span>
$$
v_{\text{an}} = \sqrt{(NMv_{\text{c}} + P_{11})^2 + Q_1^2} \cos (\omega_r t - \varphi_{p1})
$$
  
+ 
$$
\sum_{n=3,5,7}^{\infty} \sqrt{P_{1n}^2 + Q_n^2} \cos (n\omega_r t - \varphi_{pn})
$$
  
+ 
$$
\sum_{n=2,4,6}^{\infty} \sqrt{P_{2n}^2 + Q_n^2} \cos (n\omega_r t - \varphi_{pn})
$$
  
+ 
$$
\sum_{m=2,4,6}^{\infty} \sum_{n=\pm 1,\pm 3,\pm 5}^{\pm \infty} [A_{mn} \cos (m\omega_c t + n\omega_r t)] (10)
$$

#### B. STEP WAVE DELAY UPDATE STRATEGY

According to the generation mechanism of error pulse, in order to solve the problem, it is necessary to make the loading time of the step wave level and PWM level as consistent as possible. Since the time required for each execution of DSP control interrupt is not fixed, it is difficult to adjust the end time of control interrupt. Therefore, the end time of control interrupt cannot be corresponding to the peak and valley time of PWM triangular carrier. In order to solve the problem of error pulse, this paper proposes a step wave delay update strategy. In the case that PWM adopts asymmetric regular sampling, the step wave is properly delayed within half of the carrier cycle, so that the step wave voltage and PWM voltage can be updated synchronously, and the problem of error pulse can be solved.

The step wave delay update strategy sets the end time of the control interrupt earlier than the peak and valley time of the PWM triangular carrier to complete the update of the step wave reference value. At the same time, an interrupt is set at the peak and valley time of the PWM triangular carrier, and the step wave voltage will complete the loading and output at this interrupt to realize the synchronous loading of the step wave and the PWM wave. Due to hardware delay and other reasons, the time when the step wave voltage changes do not completely correspond to the peak and valley value of PWM carrier. If the delay is too long, the error pulse will still appear. Therefore, it is necessary to analyze the allowable range of the delay time.

The SM working in the PWM mode adopts unipolar frequency multiplication modulation, and the reference voltage amplitude of the improved NL-PWM is 0.5 at the step wave jump point, so the PWM output voltage is 0 within the range of 1/8 carrier period from the peak and valley values of the triangular carrier. Therefore, the delay time  $t_d$  needs to satisfy the following condition

$$
|t_d| < \frac{1}{8f_c} \tag{11}
$$

where,  $f_c$  is the frequency of the triangular carrier. When the above condition is satisfied, even if the change time of step wave voltage does not completely correspond to the peak and valley value of PWM carrier, there will not be error pulse in the output voltage of NL-PWM, as shown in Fig. 7.



**FIGURE 7.** Elimination mechanism of error pulse of NL-PWM.



**FIGURE 8.** Decomposition of step wave.

The step wave can be regarded as the superposition of *N* − 1 components with amplitude  $\pm v_c$ . After using the step wave delay update strategy, the schematic diagram of the *i*-th voltage component is shown in Fig. 8. In the figure, *y*ik  $(k = 1, 2, 3, 4)$  is the phase of the *k*-th jumping point of the voltage component, and

$$
y_{i1} = -(\pi - y_i) + y_{ei1}
$$
  
\n
$$
y_{i2} = -y_i + y_{ei2}
$$
  
\n
$$
y_{i3} = y_i + y_{ei3}
$$
  
\n
$$
y_{i4} = \pi - y_i + y_{ei4}
$$
\n(12)

The expression of  $y_i$  is shown in [\(6\)](#page-2-1).  $y_{eik} = t_{eik}/0.02^*2\pi$ is the phase delay of the *k*-th jumping point of the voltage component. *teik* is the delay time of the jumping point, and the value of *teik* meets the following requirement:

$$
0 \le t_{eik} \le \frac{1}{2f_c} \tag{13}
$$

The Fourier series expression of the step wave voltage *v*<sub>step1</sub> after using the step wave delay update strategy is

$$
v_{\text{step1}} = \sum_{n=1}^{\infty} (C_n \cos ny + D_n \sin ny)
$$
 (14)

where

$$
C_n = -\frac{v_c}{n\pi} \sum_{i=1}^{N-1} (\sin ny_{i1} + \sin ny_{i2} - \sin ny_{i3} - \sin ny_{i4})
$$
  

$$
D_n = \frac{v_c}{n\pi} \sum_{i=1}^{N-1} (\cos ny_{i1} + \cos ny_{i2} - \cos ny_{i3} - \cos ny_{i4})
$$

Using the step wave delay update strategy, it can be obtained that the output voltage expression of NL-PWM is

<span id="page-5-0"></span>
$$
v_{\text{an}} = \sqrt{(NMv_{\text{c}} + C_1 + A_{01})^2 + D_1^2} \cos (\omega_r t - \varphi_{d1})
$$
  
+ 
$$
\sum_{n=2,4,6}^{\infty} \sqrt{C_n^2 + D_n^2} \cos (n\omega_r t - \varphi_{dn})
$$
  
+ 
$$
\sum_{n=3,5,7}^{\infty} \sqrt{(C_n + A_{0n})^2 + D_n^2} \cos (n\omega_r t - \varphi_{dn})
$$
  
+ 
$$
\sum_{m=2,4,6}^{\infty} \sum_{n=\pm 1,\pm 3,\pm 5}^{\pm \infty} [A_{mn} \cos (m\omega_c t + n\omega_r t)]
$$
(15)

where, the expression of *Amn* is shown in [\(8\)](#page-3-0), and the expression of  $\varphi_{dn}$  is

$$
\varphi_{dn} = \begin{cases}\n\arctan \frac{D_1}{NMv_c + C_1 + A_{01}}, & n = 1 \\
\arctan \frac{D_n}{C_n}, & n = 2, 4, 6 \cdots (16) \\
\arctan \frac{D_n}{C_n + A_{0n}}, & n = 3, 5, 7 \cdots\n\end{cases}
$$

It can be obtained from [\(10\)](#page-4-0) and [\(15\)](#page-5-0) that, when using the step wave delay update strategy to eliminate the error pulse voltage, the NL-PWM output voltage expression is

<span id="page-5-1"></span>
$$
v_{an} = \sqrt{(NMv_c + C_1 + A_{01} + P_{11})^2 + (D_1 + Q_1)^2}
$$
  
\n
$$
\times \cos (\omega_r t - \varphi_1)
$$
  
\n
$$
+ \sum_{n=2,4,6}^{\infty} \sqrt{(C_n + P_{2n})^2 + (D_n + Q_n)^2} \cos(n\omega_r t - \varphi_n)
$$
  
\n
$$
+ \sum_{n=3,5,7}^{\infty} \sqrt{(C_n + A_{0n} + P_{1n})^2 + (D_n + Q_n)^2}
$$
  
\n
$$
\times \cos(n\omega_r t - \varphi_n)
$$
  
\n
$$
+ \sum_{m=2,4,6}^{\infty} \sum_{n=\pm 1,\pm 3,\pm 5}^{\pm \infty} A_{mn} \cos(m\omega_c t + n\omega_r t)
$$
(17)

The delay of the step wave will cause errors between the amplitude and phase of the fundamental component of the actual output voltage and the theoretical value, which will have a negative impact on the output voltage. If the error is too large, it means that the method is not feasible. According to [\(17\)](#page-5-1), for a CHB with 2-8 SMs, when the carrier frequency  $f_c$  = 3000Hz and  $M = 0.9$ , the amplitude error  $\delta$  and phase delay  $\varphi_{dn}$  of the fundamental frequency component of output voltage after using step wave delay update strategy are shown in Fig. 9. It can be seen from the figure that the amplitude error  $\delta$  of the fundamental frequency component



**FIGURE 9.** Error of fundamental frequency component of output voltage (a: amplitude error; b: phase delay).

of the NL-PWM output voltage caused by step wave delay update strategy is less than 0.9%, and the phase delay  $\varphi_{dn}$  is less than  $9 \times 10^{-3} \pi$ . The errors can be ignored in practical application.

### **IV. SIMULATION ANALYSIS**

# A. SPECTRUM ANALYSIS OF PROPOSED NL-PWM **METHOD**

Based on the results of theoretical analysis, the spectrums and THDs of NL-PWM are analyzed when  $N = 2$ ,  $M = 0.78$ , and  $f_c = 3000$ Hz.

According to [\(7\)](#page-2-0) and [\(8\)](#page-3-0), the spectrum of improved NL-PWM is shown in Fig. 10(a), and the spectrum of traditional NL-PWM [22] is shown in Fig. 10(b). As can be seen from Fig. 10, the THDs (2<sup>nd</sup>-255<sup>th</sup> harmonics) of improved NL-PWM and traditional NL-PWM are 33.6% and 34.58% respectively, and the harmonic characteristics of improved NL-PWM are better than traditional NL-PWM with the same number of SMs.

According to [\(10\)](#page-4-0), the spectrum of NL-PWM with the presence of error pulse is shown in Fig. 11. We can see from Fig. 11 that the THD  $(2<sup>nd</sup>-255<sup>th</sup>$  harmonics) of the NL-PWM output voltage after superimposing the error pulse is 35.53%. Comparing Fig. 10(a) and Fig. 11, it can be seen that the error pulse will increase the harmonic content of the low frequency and reduce the NL-PWM output voltage. Therefore, it is necessary to adopt reasonable method to eliminate the adverse effects of error pulse.

According to [\(17\)](#page-5-1), when using step wave delay update strategy to eliminate error pulse, the spectrum of NL-PWM is shown in Fig. 12. Comparing Fig. 11 and Fig. 12, we can see that the proposed step wave delay update strategy can reduce the NL-PWM output voltage THD  $(2<sup>nd</sup>-255<sup>th</sup>$  harmonics) to



**FIGURE 10.** Spectrums and THDs of output voltages under 5 level (a: Improved NL-PWM; b: Traditional NL-PWM).



**FIGURE 11.** Spectrums and THDs of output voltages with error pulses under 5 level.



**FIGURE 12.** Spectrums and THDs of output voltages after eliminating error pulses under 5 level.

34.53%, effectively eliminating the adverse effects caused by error pulse.

# B. VERIFICATION OF THEORETICAL ANALYSIS

In order to verify the effectiveness of proposed NL-PWM methods, a CHB model is established in PSCAD/EMTDC and main parameters of the model are shown in Table 2.

Fig. 13 and Fig. 14 show the output voltage simulation waveforms and their enlarged waveforms at the step wave jumping point of traditional NL-PWM and improved NL-PWM, respectively. From the two figures, it can be seen that the pulse width of the traditional NL-PWM is about  $3\mu s$ at the jumping point, which has a narrow pulse problem.

#### **TABLE 2.** Parameters of simulation model.



**FIGURE 13.** Simulation results of output voltage of traditional NL-PWM (a: output voltage waveform; b: waveform amplification at the jumping point).

Whereas, a pulse width of about  $40\mu s$  occurs for the improved NL-PWM with narrow pulse disappearing. Also, the THDs (2nd-255th harmonics) of improved NL-PWM and traditional NL-PWM are 33.69% and 34.56% respectively. The harmonic characteristics of improved NL-PWM are better than that of traditional NL-PWM.

The improved NL-PWM output voltage waveform under asymmetric regular sampling is shown in Fig. 15. Comparing Fig. 5(a) and Fig. 15, we can see that the position of the NL-PWM error pulse is consistent with the theoretical analysis, which proves the correctness of the error pulse generation mechanism. Before and after the error pulse is eliminated, the spectrums of NL-PWM are shown in Fig. 16. It can be seen that the output voltage of NL-PWM has a higher low-frequency harmonic content in the presence of the error pulse, and the THD  $(2<sup>nd</sup>-255<sup>th</sup>$  harmonics) content is 36.21%. After using the step wave delay update strategy, the THD  $(2<sup>nd</sup> - 255<sup>th</sup>$  harmonics) content of the output voltage is reduced to 34.48%. The step wave delay update strategy can effectively eliminate the adverse effects caused by the error pulse and improve the output voltage quality of NL-PWM.



**FIGURE 14.** Simulation results of output voltage of improved NL-PWM (a: output voltage waveform; b: waveform amplification at the jumping point).



**FIGURE 15.** Simulation results of output voltage of NL-PWM under asymmetric regular sampling (a: before eliminating error pulse; b: after using step wave delay update strategy).

In addition, comparing Fig. 11, Fig. 12 and Fig. 16, it can be seen that after error pulse is eliminated, the simulation results of the output voltage spectrum are consistent with the



**FIGURE 16.** Simulation results of spectrums and THDs of output voltage before and after eliminating error-pulse (a: before eliminating the error pulse; b: after eliminating the error pulse).



**FIGURE 17.** Simulation results of the error of fundamental frequency component of output voltages (a: amplitude error; b: phase delay).

theoretical analysis results, which proves the correctness of the theoretical analysis.

In order to study the error of NL-PWM caused by step wave delay update strategy, a CHB with 2-8 SMs is built under the condition of modulation ratio  $M = 0.9$ . When the step wave jumping point is delayed to the peak and valley value of triangular carrier, the amplitude error and phase delay of the fundamental frequency component of NL-PWM relative to the sinusoidal modulation wave are shown in Fig. 17. Comparing Fig. 9 and Fig. 17, we can see that the theoretical analysis of the error of the step wave delay update strategy is correct. Fig. 18 shows the simulation result of the fundamental error of the output voltage due to asymmetric regu-



**FIGURE 18.** Simulation results of the error of fundamental frequency component of output voltages before eliminating error-pulse (a: amplitude error; b: phase delay).



**FIGURE 19.** Prototype of MMC.

lar sampling before eliminating the error pulse. Comparing Fig. 17 and Fig. 18, it can be seen that before the error pulse is eliminated, the fundamental frequency component of the output voltage has an error within  $\pm 1\%$  in terms of amplitude. The step wave delay update strategy does not significantly increase the amplitude of the fundamental component of the output voltage. In terms of the phase delay of the fundamental wave of the output voltage, the delay update of the step wave improves the phase delay, but the phase delay  $\varphi_1$  is less than  $9 \times 10^{-3} \pi$  after the error pulse is eliminated. The influence can be ignored in practical application.

# **V. EXPERIMENTAL VERIFICATION**

In order to verify the feasibility of the proposed NL-PWM narrow-and error-pulse elimination method in the actual system, this paper built a three-phase CHB prototype as shown in Fig. 19 for experimental verification.

#### **TABLE 3.** Parameters of prototype.





**FIGURE 20.** Experimental results of output voltage and narrow pulse with the improved NL-PWM.



**FIGURE 21.** Experimental results of output voltages and narrow pulses with the traditional NL-PWM.

The main parameters of the prototype are shown in Table 3. The AC side of the CHB prototype is connected to the AC power grid, and the DC side is connected to a resistor to simulate a DC load.

Fig. 20 and Fig. 21 show the phase voltage experimental results of the improved NL-PWM and the traditional NL-PWM, as well as the local amplified waveforms in the case of narrow pulse at the jumping point. The waveforms in the lower half of the figures are the amplification of the waveform in the red box in the upper half of each figures. In order to ensure the safety of the experiment, the narrow pulse less than  $10\mu s$  will be delayed to  $10\mu s$ . It can be seen from



**FIGURE 22.** Experimental results of output voltage without eliminating error pulse.



**FIGURE 23.** Experimental results of output voltage after eliminating error pulse.



**FIGURE 24.** Experimental results of spectrums and THDs of output voltage before and after eliminating error pulse (a: before eliminating the error pulse; b: after eliminating the error pulse).

Fig. 20 that the PWM pulse width at the step wave jumping point of the traditional NL-PWM method is only  $10\mu s$ , and there is a narrow pulse. In practical application, additional control is needed to eliminate narrow pulse. And in Fig. 21, the PWM pulse width at the jumping point of the improved NL-PWM is  $41\mu s$ , and there is no narrow pulse generated by voltage sharing switching.

Fig. 22 and Fig. 23 show the experimental results of the phase voltage before and after the error pulse is eliminated, respectively. Comparing Fig. 5(a) and Fig. 22, it can be seen that the position of NL-PWM error pulse is consistent with the theoretical analysis. Comparing Fig. 22 and Fig. 23, it can be seen that the error pulse shown in Fig. 22 does not exist at the corresponding position of the output voltage waveform shown in Fig. 23, and the error pulse elimination effect is obvious, which can explain the correctness of the NL-PWM error pulse theoretical analysis and the effectiveness of the delayed update strategy in eliminating error pulse. After the error pulse is eliminated, the CHB phase voltage THD (2<sup>nd</sup>-255th harmonics) is reduced from 35.56% to 33.79%, and the frequency spectrum is shown in Fig. 24. Comparing Fig. 11, Fig. 12, Fig. 16 and Fig. 24, it can be seen that the experimental results of the phase voltage spectrum are basically consistent with the simulation and theoretical analysis results, proving that the proposed step wave delay update strategy has good results in practical application. Also, the THD (2<sup>nd</sup>-255th harmonics) of traditional NL-PWM in Fig. 20 (error pulse is eliminated) is 34.22%, and the harmonic characteristics of improved NL-PWM are better than that of traditional NL-PWM.

#### **VI. CNOCLUSION**

Aiming at the problem of narrow- and error-pulse in the implementation of NL-PWM, this paper proposed an improved NL-PWM based on the *round* function and a step wave delay update strategy. Through theoretical analysis, simulation and experimental verification, the following conclusions can be drawn:

[\(1\)](#page-1-0) The improved NL-PWM based on the *round* function can avoid the narrow pulse of traditional NL-PWM while maintaining good harmonic characteristics.

[\(2\)](#page-1-1) The step wave delay update strategy can effectively solve the problem of error pulse in NL-PWM, and it has a little negative impact on the output voltage of NL-PWM.

This paper focuses on CHB converter. The next step is to study the implementation methods of NL-PWM in other converter topologies such as MMC to further improve the application scope and practical engineering application value of NL-PWM.

#### **REFERENCES**

- [1] M. Ye, W. Ren, L. Chen, Q. Wei, G. Song, and S. Li, ''Research on power-balance control strategy of CHB multilevel inverter based on TPWM,'' *IEEE Access*, vol. 7, pp. 157226–157240, 2019, doi: [10.1109/](http://dx.doi.org/10.1109/ACCESS.2019.2950064) [ACCESS.2019.2950064.](http://dx.doi.org/10.1109/ACCESS.2019.2950064)
- [2] X. Liang and J. He, ''Load model for medium voltage cascaded H-bridge multi-level inverter drive systems,'' *IEEE Power Energy Technol. Syst. J.*, vol. 3, no. 1, pp. 13–23, Mar. 2016, doi: [10.1109/JPETS.2015.2508785.](http://dx.doi.org/10.1109/JPETS.2015.2508785)
- [3] M. Ye, L. Kang, Y. Xiao, P. Song, and S. Li, ''Modified hybrid modulation strategy with power balance control for H-bridge hybrid cascaded seven-level inverter,'' *IET Power Electron.*, vol. 11, no. 6, pp. 1046–1054, May 2018, doi: [10.1049/iet-pel.2017.0558.](http://dx.doi.org/10.1049/iet-pel.2017.0558)
- [4] X. Zha, L. Xiong, J. Gong, and F. Liu, ''Cascaded multilevel converter for medium-voltage motor drive capable of regenerating with part of cells,'' *IET Power Electron.*, vol. 7, no. 5, pp. 1313–1320, May 2014, doi: [10.1049/](http://dx.doi.org/10.1049/iet-pel.2013.0555) [iet-pel.2013.0555.](http://dx.doi.org/10.1049/iet-pel.2013.0555)
- [5] Y. Yu, G. Konstantinou, B. Hredzak, and V. G. Agelidis, ''Power balance of cascaded H-bridge multilevel converters for large-scale photovoltaic integration,'' *IEEE Trans. Power Electron.*, vol. 31, no. 1, pp. 292–303, Jan. 2016, doi: [10.1109/TPEL.2015.2406315.](http://dx.doi.org/10.1109/TPEL.2015.2406315)
- [6] Q. Zhang, ''Control of PV battery hybrid system using cascaded Hbridge converter,'' in *Proc. IEEE 3rd Int. Future Energy Electron. Conf. ECCE Asia (IFEEC–ECCE Asia)*, Jun. 2017, pp. 2008–2012, doi: [10.1109/](http://dx.doi.org/10.1109/IFEEC.2017.7992359) [IFEEC.2017.7992359.](http://dx.doi.org/10.1109/IFEEC.2017.7992359)
- [7] V. Muneer and A. Bhattacharya, ''Eight-switch CHB-based three-level three-phase shunt active power filter,'' *IET Power Electron.*, vol. 13, no. 16, pp. 3511–3521, Dec. 2020, doi: [10.1049/iet-pel.2020.0235.](http://dx.doi.org/10.1049/iet-pel.2020.0235)
- [8] J. Amini and M. Moallem, ''A capacitor voltage balancing method for cascaded H-bridge multilevel inverters with application to FACTS,'' in *Proc. IECON 42nd Annu. Conf. IEEE Ind. Electron. Soc.*, Oct. 2016, pp. 6447–6452, doi: [10.1109/IECON.2016.7793653.](http://dx.doi.org/10.1109/IECON.2016.7793653)
- [9] R. Xu, Y. Yu, R. Yang, G. Wang, D. Xu, B. Li, and S. Sui, ''A novel control method for transformerless H-bridge cascaded STATCOM with star configuration,'' *IEEE Trans. Power Electron.*, vol. 30, no. 3, pp. 1189–1202, Mar. 2015, doi: [10.1109/TPEL.2014.2320251.](http://dx.doi.org/10.1109/TPEL.2014.2320251)
- [10] A. Q. Huang, M. L. Crow, G. Thomas Heydt, J. P. Zheng, and S. J. Dale, ''The future renewable electric energy delivery and management (FREEDM) system: The energy Internet,'' *Proc. IEEE*, vol. 99, no. 1, pp. 133–148, Jan. 2011, doi: [10.1109/JPROC.2010.2081330.](http://dx.doi.org/10.1109/JPROC.2010.2081330)
- [11] A. Q. Huang, ''Medium-voltage solid-state transformer: Technology for a smarter and resilient grid,'' *IEEE Ind. Electron. Mag.*, vol. 10, no. 3, pp. 29–42, Sep. 2016, doi: [10.1109/MIE.2016.2589061.](http://dx.doi.org/10.1109/MIE.2016.2589061)
- [12] X. Zhang, Y. Xu, Y. Long, S. Xu, and A. Siddique, ''Hybrid-frequency cascaded full-bridge solid-state transformer,'' *IEEE Access*, vol. 7, pp. 22118–22132, 2019, doi: [10.1109/ACCESS.2019.2898985.](http://dx.doi.org/10.1109/ACCESS.2019.2898985)
- [13] L. F. Costa, G. De Carne, G. Buticchi, and M. Liserre, "The smart transformer: A solid-state transformer tailored to provide ancillary services to the distribution grid,'' *IEEE Power Electron. Mag.*, vol. 4, no. 2, pp. 56–67, Jun. 2017, doi: [10.1109/MPEL.2017.2692381.](http://dx.doi.org/10.1109/MPEL.2017.2692381)
- [14] Y. Liang and C. O. Nwankpa, ''A new type of STATCOM based on cascading voltage-source inverters with phase-shifted unipolar SPWM,'' *IEEE Trans. Ind. Appl.*, vol. 35, no. 5, pp. 1118–1123, 1999, doi: [10.1109/](http://dx.doi.org/10.1109/28.793373) [28.793373.](http://dx.doi.org/10.1109/28.793373)
- [15] Y. Li, Y. Wang, and B. Q. Li, "Generalized theory of phase-shifted carrier PWM for cascaded H-bridge converters and modular multilevel converters,'' *IEEE J. Emerg. Sel. Topics Power Electron.*, vol. 4, no. 2, pp. 589–605, Jun. 2016, doi: [10.1109/JESTPE.2015.2476699.](http://dx.doi.org/10.1109/JESTPE.2015.2476699)
- [16] G. Carrara, S. Gardella, M. Marchesoni, R. Salutari, and G. Sciutto, ''A new multilevel PWM method: A theoretical analysis,'' *IEEE Trans. Power Electron.*, vol. 7, no. 3, pp. 497–505, Jul. 1992, doi: [10.1109/63.145137.](http://dx.doi.org/10.1109/63.145137)
- [17] J. K. Steinke, "Switching frequency optimal PWM control of a threelevel inverter,'' *IEEE Trans. Power Electron.*, vol. 7, no. 3, pp. 487–496, Jul. 1992, doi: [10.1109/63.145136.](http://dx.doi.org/10.1109/63.145136)
- [18] J. Rodriguez, P. Correa, and L. Moran, ''A vector control technique for medium voltage multilevel inverters,'' in *Proc. 16th Annu. IEEE Appl. Power Electron. Conf. Expo. (APEC)*, Nov. 2001, pp. 173–178, doi: [10.](http://dx.doi.org/10.1109/APEC.2001.911644) [1109/APEC.2001.911644.](http://dx.doi.org/10.1109/APEC.2001.911644)
- [19] C. Xiong, X. Wu, F. Diao, and X. Feng, ''Improved nearest level modulation for cascaded H-bridge converter,'' *Electron. Lett.*, vol. 52, no. 8, pp. 648–650, Apr. 2016, doi: [10.1049/el.2015.4220.](http://dx.doi.org/10.1049/el.2015.4220)
- [20] H. Iman-Eini, J.-L. Schanen, S. Farhangi, and J. Roudet, ''A modular strategy for control and voltage balancing of cascaded H-bridge rectifiers,'' *IEEE Trans. Power Electron.*, vol. 23, no. 5, pp. 2428–2442, Sep. 2008, doi: [10.1109/TPEL.2008.2002055.](http://dx.doi.org/10.1109/TPEL.2008.2002055)
- [21] J. L. Li, D. L. Zhao, B. Zhao, Z. C. Zhang, and Y. X. Li, ''Cascade H-bridge converter with carrier phase shifted SPWM technique and its application in active power filter,'' in *Proc. CSEE*, vol. 26, no. 10, pp. 109–113, May 2006, doi: [10.13334/j.0258-8013.pcsee.2006.10.020.](http://dx.doi.org/10.13334/j.0258-8013.pcsee.2006.10.020)
- [22] J. Liu, Y. Sun, Y. Li, and C. Fu, "Theoretical harmonic analysis of cascaded H-bridge inverter under hybrid pulse width multilevel modulation,'' *IET Power Electron.*, vol. 9, no. 14, pp. 2714–2722, Nov. 2016, doi: [10.](http://dx.doi.org/10.1049/iet-pel.2016.0163) [1049/iet-pel.2016.0163.](http://dx.doi.org/10.1049/iet-pel.2016.0163)
- [23] B. Guan and C. Wang, "A narrow pulse compensation method for neutralpoint-clamped three-level converters considering neutral-point balance,'' in *Proc. 9th Int. Conf. Power Electron. ECCE Asia (ICPE-ECCE Asia)*, Jun. 2015, pp. 2770–2775, doi: [10.1109/ICPE.2015.7168163.](http://dx.doi.org/10.1109/ICPE.2015.7168163)
- [24] W. Ran, L. Ma, F. Lin, and T. Q. Zheng, ''Zero-sequence voltage injection for narrow pulse compensation and neutral point potential balancing of NPC inverter,'' in *Proc. IEEE 6th Int. Power Electron. Motion Control Conf.*, May 2009, pp. 887–891, doi: [10.1109/IPEMC.2009.5157510.](http://dx.doi.org/10.1109/IPEMC.2009.5157510)

# **IEEE** Access



JIE MU was born in Hengshui, Hebei, China, in 1997. He received the B.S. degree in electrical engineering and automation from North China Electric Power University, where he is currently pursuing the M.S. degree. His research interests include multilevel converter and solid-state transformer.



XUEYIN ZHANG was born in Luzhou, Sichuan, China, in May 1992. He received the B.S. degree in smart grid information engineering and the Ph.D. degree in electric engineering from the School of Electrical and Electronic Engineering, North China Electric Power University (NCEPU), Beijing, China, in 2015 and 2020, respectively.

He was a Visiting Scholar with the FREEDM Systems Center, The North Carolina University, North Carolina, USA, from 2018 to 2019. He is

currently working with Nanjing NR Electric Company Ltd., Nanjing, China. His research interests include multilevel converter and solid-state transformer.



ZHIXUAN HE (Student Member, IEEE) was born in Tangshan, Hebei, China, in 1996. He graduated from the School of Electrical Engineering, Hebei University of Technology, in 2019. He is currently pursuing the master's degree with North China Electric Power University. His major is planning photovoltaic and power electronic transformers in active distribution networks.



YONGHAI XU (Member, IEEE) was born in Henan, China, in 1966. He received the B.S. degree from Tsinghua University, Beijing, China, in 1989, the M.S. degree from North China Electric Power University, Beijing, in 1992, and the Ph.D. degree from the Harbin Institute of Technology, Harbin, China, in 2002, all in electrical engineering.

He is currently a Professor with the School of Electrical and Electronic Engineering, North

China Electric Power University. His research interests include power quality analysis and control, solid-state transformer, and new energy power systems.



YUNBO LONG was born in Yunnan, China, in 1980. He received the B.S. degree in electrical engineering, the M.S. degree in electric machine and electric appliance, and the Ph.D. degree power system and its automation from North China Electric Power University (NCEPU), Beijing, China, in 2002, 2006, and 2015, respectively.

Since 2006, he has been working with NCEPU. He is also a member of the State Key Laboratory of Alternate Electrical Power System with

Renewable Energy Sources. His research interests include power quality and multilevel converter.