

Received February 2, 2019, accepted March 10, 2019, date of publication March 18, 2019, date of current version April 13, 2019. *Digital Object Identifier* 10.1109/ACCESS.2019.2905861

## Challenges in On-Chip Antenna Design and Integration With RF Receiver Front-End Circuitry in Nanoscale CMOS for 5G Communication Systems

MAHSA KESHAVARZ HEDAYATI<sup>®</sup><sup>1,2</sup>, (Member, IEEE), ABDOLALI ABDIPOUR<sup>®</sup><sup>1</sup>, (Senior Member, IEEE), REZA SARRAF SHIRAZI<sup>®</sup><sup>1</sup>, MAX J. AMMANN<sup>®</sup><sup>3</sup>, (Fellow, IEEE), MATTHIAS JOHN<sup>3</sup>, (Senior Member, IEEE), CAGRI CETINTEPE<sup>2</sup>, (Member, IEEE), AND ROBERT BOGDAN STASZEWSKI<sup>®</sup><sup>2</sup>, (Fellow, IEEE) <sup>1</sup> Department of Electrical Engineering, Amirkabir University of Technology, Tehran 159163-4311, Iran <sup>2</sup> School of Electrical and Electronic Engineering, University College Dublin, Dublin 4, Ireland <sup>3</sup> Antenna and High Frequency Research Centre, Technological University Dublin, City Campus, Dublin 8, Ireland

Corresponding author: Mahsa Keshavarz Hedayati (mahsa.hedayati@ucd.ie)

This work was supported by the Science Foundation Ireland (SFI) under Grant 14/RP/I2921 and Grant 13/RC/2077.

**ABSTRACT** This paper investigates design considerations and challenges of integrating on-chip antennas in nanoscale CMOS technology at millimeter-wave (mm-wave) to achieve a compact front-end receiver for 5G communication systems. Solutions to overcome these challenges are offered and realized in digital 28-nm CMOS. A monolithic on-chip antenna is designed and optimized in the presence of rigorous metal density rules and other back-end-of-the-line (BEoL) challenges of the nanoscale technology. The proposed antenna structure further exploits ground metallization on a PCB board acting as a reflector to increase its radiation efficiency and power gain by 37.3% and 9.8 dB, respectively, while decreasing the silicon area up to 30% compared to the previous works. The antenna is directly matched to a two-stage low noise amplifier (LNA) in a synergetic way as to give rise to an active integrated antenna (AIA) in order to avoid additional matching or interconnect losses. The LNA is followed by a double-balanced folded Gilbert cell mixer, which produces a lower intermediate frequency (IF) such that no probing is required for measurements. The measured total gain of the AIA is 14 dBi. Its total core area is 0.83 mm<sup>2</sup> while the total chip area, including the pad frame, is  $1.55 \times 0.85$  mm<sup>2</sup>.

**INDEX TERMS** 5G, mm-wave, nanometer-scale CMOS, 28 nm CMOS, active integrated antenna (AIA), antenna-on-chip (AoC), RF front-end, low noise amplifier (LNA), folded Gilbert cell mixer, on-chip transformer.

#### I. INTRODUCTION

Due to the recent surge of interest in the next-generation of wireless technology (i.e., 5G), implementation of highperformance, low-cost and low-power transceivers has become an important research topic. Since the existing sub 6 GHz spectrum is already overcrowded, millimeter-wave (mm-wave) frequency bands were allocated to 5G where wider bandwidth is readily available [1]. A 28-33 GHz

The associate editor coordinating the review of this manuscript and approving it for publication was Mingchun Tang.

band is selected in this work due to minimum atmospheric absorption [2].

Considering the conventional integration of heterogeneous front-end wireless systems, multichip module and systemin-package (SiP) solutions, shown Fig. 1(a), can suffer from large antenna size [3]. Furthermore, an in-package antenna flip-chipped on the transceiver module substantially increases its packaging cost [4], [5]. In addition, package integration becomes more challenging due to the increasingly lossy interconnects, such as wire-bonds and solder bumps [3]. In [6], four SiP antennas are assembled in an embedded wafer-level

2169-3536 © 2019 IEEE. Translations and content mining are permitted for academic research only. Personal use is also permitted, but republication/redistribution requires IEEE permission. See http://www.ieee.org/publications\_standards/publications/rights/index.html for more information.



**FIGURE 1.** Integrated antenna structures: (a) system-in-package (SiP) [3], (b) system-on-chip (SoC) [3].

ball grid array package using a thin-film redistribution layer (RDL). As a result, the mm-wave signals can avoid the damaging parasitics of the PCB board interconnects. However, this solution still suffers from the high cost of packaging and large occupied area. In [7] and [8], 28-GHz transceivers for the 5G cellular system are presented in 28-nm CMOS and SiGe BiCMOS, respectively with packaged antenna arrays.

As an alternative to SiP, a system-on-chip (SoC) approach, shown Fig. 1(b), integrates the complete RF front-end and an on-chip antenna directly on the same silicon die in a so-called antenna-on-chip (AoC), thereby avoiding lossy interconnections. In addition, compared to AiP, AoC reduces the reliability dependence on manufacturing precision [9]. Moreover, the reduced carrier wavelength at mm-wave frequencies allows for the antenna to shrink its size to less than a millimeter, thus making an on-chip implementation feasible [3]. Furthermore, the full monolithic integration provides a finer impedance matching control between the antenna and its front-end interfacing circuitry, and allows for conjugate matching strategies for a better system optimization, unlike in the conventional  $50-\Omega$  matching [10].

Several CMOS AoC structures were studied in the literature to improve their potential performance in the face of serious challenges in this new environment, such as lower radiation efficiency and gain due to the high permittivity and low resistivity of the CMOS substrate [11]–[15]. Some of those techniques, such as micromachining, proton implantation and utilization of quartz substrate on top of a silicon stack, need significant post-processing steps, which considerably increase the overall fabrication costs [3]. Expensive high-resistivity silicon-on-insulator (SOI) wafer is used in [16] to reduce substrate losses and thus improve antenna efficiency. A more CMOS-friendly method to AoC is the application of an artificial magnetic conductor (AMC) that acts as an electromagnetic shield between the antenna and the lossy CMOS substrate [17]–[21]. Although the use

of an AMC can improve the antenna performance, it has encountered challenges in nanoscale CMOS technologies where the BEoL stack is thinner and design rules (especially of metal density) are stricter. In [22], a 38-GHz on-chip antenna with AMC is proposed in 28 nm CMOS to address the aforementioned issues but it still demands considerable area for implementing the required AMC structures in the presence of integrated active circuitry. The reported AoC structures mainly focus on 60 GHz wireless personal area network (WPAN) implemented in older CMOS technologies [17]. In [23], a 77-GHz receiver is fully integrated with an on-chip antenna with the aid of silicon lens on the backside to reduce the silicon substrate losses caused by surface wave dissipated power. In [24], a 30 GHz impulse radiator chip is integrated with a bow-tie on-chip antenna in 130-nm SiGe using additional undoped Si wafer to optimize silicon substrate thickness.

As low cost, low footprint and low power consumption are the key features of upcoming 5G transceivers [25], a fully integrated system-on-chip (SoC) approach overcomes these challenges through tight monolithic integration of the antenna, RF, analog and digital circuitry. This drives the implementation towards the more advanced CMOS technology nodes in order to achieve smaller area, lower power consumption and higher speed of digital logic. Considering these benefits, this work adopts an advanced 28-nm bulk CMOS technology to enable fully integrated mm-wave 5G SoC transceivers. Therefore, investigating the new set of challenges of the advanced technology for on-chip antenna design and proposing the solutions to overcome these limitations seems to be of significant importance. To the best of authors' knowledge, the 28-nm on-chip antenna design in mm-wave is discussed and implemented for the first time in this paper. In [26], a THz integrated on-chip antenna has been demonstrated in 28-nm, but the technology design rule limitations are less challenging there due to the very small wavelength. However, due to the relatively longer wavelengths of mmwave bands, the antenna topology is more likely to suffer here from design rule limitations.

In this paper, a new compact and low-profile AoC structure is proposed in standard 28-nm CMOS which significantly improves its performance and occupied silicon area over the state-of-art. It addresses performance degradation issues related to the nanoscale CMOS technology, i.e., due to thinner BEoL metal stack and tougher design rules. This work foresees realization of fully integrated mm-wave radios in nanoscale CMOS in which the antenna is integrated on the same die as the RF circuitry and digital baseband processor. This work further predicts a future array of such radios giving rise to scalable phase arrays and massive MIMO systems.

The rest of the paper is organized as follows: Section II discusses the nanoscale CMOS challenges and elaborates on the solutions and design procedures of the proposed on-chip antenna. Details of the interfacing LNA and down-conversion mixer are discussed in Section III. Section IV provides simulation and experimental results.

#### **II. INTEGRATED ON-CHIP ANTENNA DESIGN**

#### A. DESIGN CHALLENGES OF ON-CHIP ANTENNAS IN NANOSCALE CMOS

As argued above, on-chip antennas promote a full monolithic integration of receivers that receive an electromagnetic (EM) wave and output bits (and vice versa for transmitters). This eliminates any external interconnections, such as bondwires or solder balls, conventionally used between the IC and antenna feeds, so that front-end losses and implementation costs decrease [10]. Furthermore, on-chip antennas provide greater repeatability, improved system bandwidth and system integration [27], [28]. There are, however, a few characteristics of the recent CMOS technologies which make it challenging to implement an efficient on-chip radiator [20]. The first challenge stems from the low resistivity of the silicon substrate supporting back-end-of-the-line (BEoL). A relatively low resistivity of  $\sim 10 \ \Omega$ -cm causes a considerable portion of the radiated power to be dissipated inside the lossy substrate, and decreases antenna efficiency dramatically. High dielectric constant of the silicon substrate  $(\varepsilon_r = 11.9)$  aggravates this problem by guiding a higher fraction of the radiated energy into the substrate, rather than to the air. While this loss mechanism and associated efficiency degradation can be alleviated through the use of lower metal layers acting as a shield, the reduced BEoL thickness  $(\sim 10 \,\mu\text{m})$  and highly resistive lower metal layers of advanced CMOS technologies result in excessive ground plane losses and a decreased bandwidth [3].

The BEoL stack of 28-nm CMOS technology is thinner than in earlier CMOS nodes (<8  $\mu$ m), which leads to the lower antenna gain and efficiency. Another major difficulty lies in the highly restrictive foundry rules on metal widths, spacing, maximum areas and metal densities, notably the 25-50% minimum Cu metal density rule [29]. Current density modifications are necessary due to the maximum allowed metal width, which usually introduce more loss. Placement of dummy metal fillings is necessary for all metal layers to overcome strict minimum metal density rules. The presence of these dummy fillings around and below the antenna structure causes degradation in the antenna performance and disturbs the radiation pattern. These rules furthermore restrict the choice of antenna geometries and may demand performance trade-offs just to satisfy the design rule checks (DRC). Furthermore, the presence of fine metal fillings and ultra-thin interlayer and intermetal dielectrics render EM simulations resource-hungry and time-consuming. To remedy the latter, the BEoL dielectric stack is replaced with an equivalent dielectric in this work for a reasonable mesh count and simulation speed during the initial design stage. An equivalent dielectric constant of 3.9 is obtained from a series capacitance approximation:

$$\varepsilon_{eq} = \frac{t_{eq}}{\sum \frac{t_i}{\varepsilon_i}} = \frac{\sum t_i}{\sum \frac{t_i}{\varepsilon_i}},\tag{1}$$

where  $t_i$  represents the i<sup>th</sup> dielectric thickness and  $t_{eq}$  stands for the total BEoL thickness. Our antenna structure is

designed and optimized accordingly to overcome the aforementioned challenges.

#### B. ON-CHIP ANTENNA DESIGN

This subsection presents a design procedure for the proposed on-chip antenna in 28-nm bulk CMOS. To highlight the achieved benefits, we first show a sample design of a 'pure' on-chip antenna. Different on-chip antenna candidates are evaluated to choose an optimum structure compatible with the design rules of this nanoscale technology. A 50  $\Omega$  input impedance is targeted for the initial simulations of these standalone on-chip antennas. Next, we demonstrate the performance improvement by augmenting it with a PCB-based external reflector. We then take the manufactured PCB environment and other assembled components into account, and examine the intra-chip matching towards the integrated receiver front-end design.

The initially selected antenna shape is a triangular patch antenna with linear polarization similar to those presented in [13] and [15]. As discussed in the following, the structure needs to be modified and optimized for the 28-nm CMOS technology to account for its strict design rules. In order to decide on the proper antenna shape, it should be realized that the great majority of existing patch antenna structures cannot be used in nanoscale CMOS technologies, including this 28-nm node, due to their restrictive and tough design rules. First of all, round or arc shapes are not allowed in the layout. This restriction eliminates circular, elliptical, circular ring and disk or ring sector patches. Furthermore, since angles must be integer multiples of 45 degrees, arcs cannot be reproduced faithfully and have to be replaced with piecewise line segments.

Second, there are very tough design rules on minimum and maximum metal width for all BEoL metal layers. Maximum allowed metal widths for the two top metals are 35  $\mu$ m and 12  $\mu$ m, respectively, and these preclude implementation of solid patches such as square, rectangular, circular and triangular in the 28-nm technology at the desired frequency band. There are some reported triangular patch antennas which use older technologies with different rules. In [13] and [15], triangular on-chip antennas are presented at 60 GHz and in 0.18  $\mu$ m CMOS, where maximum width is not the limiting factor.

Also, a rectangular patch antenna was presented in [30] at 0.65-0.73 THz in 65-nm CMOS. This work exploits the much smaller wavelength compared to our work, and ends up with an antenna layout mostly within the maximum allowed dimensions in 65-nm CMOS, which are much less restrictive than those of 28-nm.

In order to overcome the maximum metal width and area limitations for the considered frequency band, the central part of the patch should be removed. Fig. 2 shows some of the studied structures which align with this goal.

According to electromagnetic simulations, the T-shaped patch of Fig. 2(a) exhibits less gain (-8.3 dBi) and a higher resonance frequency with smaller bandwidth



FIGURE 2. Simulated on-chip antenna candidates in 28-nm CMOS.

( $f_0 = 34.1$  GHz, 15-dB return-loss BW = 4.5%), both of which prevent further miniaturization. U-shape and rectangular ring have higher gain (-7.2 dBi and -7 dBi, respectively) and 15-dB return-loss bandwidths of 28% and 39%. However, the V-shape of Fig. 2(d) is preferred above all due to its slightly larger bandwidth (46%) and the lowest resonance frequency, although its gain is slightly lower than that of ring and U-shape structures (-7.4 dBi).

In addition, the V-shape maintains a better spatial margin from the active circuitry and pad-ring compared to the U-shape and rectangular ring of Fig. 2(b)-(c), thereby reducing substrate edge effects and mutual coupling.



**FIGURE 3.** (a) Triangular patch antenna, (b) V-shape antenna created by removing the central part, (c) resulting DRC-compatible antenna following the addition of central strips.

The originally chosen antenna is a triangular patch as illustrated in Fig. 3(a). Constrained by the maximum allowed metal widths, the central part is removed to form a V-shape structure [Fig. 3(b)]. Then, as shown in Fig. 3(c), the central part was filled with strips (green color), which not only help miniaturize antenna dimensions for the operating frequency (thanks to the longer effective current path along the periphery), but also strongly reduce the need for metal fills directly under this region. Fig. 4(a) demonstrates that these central strips indeed decrease the resonance frequency (from 32.6 GHz to 30.7 GHz) and improve the 15-dB return-loss bandwidth (by 24%). The open-circuit stub at the antenna feed improves the return loss by 3.1 dB at 31 GHz as shown in Fig. 4(b).

The antenna shape is further refined to satisfy remaining design rules. The two sharp edges on two sides of the antenna are extended with rectangular boxes [as marked with brown boxes in Fig. 3(c)] to comply with minimum-width rules. Similarly, small boxes are placed at connecting edges of the strips to avoid minimum-width violations, as shown with red



FIGURE 4. S11 of the antenna: (a) with (Fig. 3(c)) and without (Fig. 3(b)) central metal strips, (b) with and without the open-circuit stub.



FIGURE 5. Proposed on-chip antenna structure: (a) Top metal view, (b) cross-section view with the CMOS stack-up.

boxes in Fig. 3(c). Fig. 5(a) shows the final on-chip antenna shape with its optimized dimensions ( $w_m = 25 \ \mu m$ ,  $l_m = 255 \ \mu m$ ,  $l_a = 365 \ \mu m$ ,  $w_a = 750 \ \mu m$ ,  $l_{stub} = 50 \ \mu m$ ,  $w_t = 35 \ \mu m$ ,  $d_v = 25 \ \mu m$ ,  $d_h = 50 \ \mu m$  and  $t_a = 24.7 \ \mu m$ ). Fig. 5(b) shows the cross-section view of the 28-nm CMOS stack-up. The top surface of the on-chip antenna employs an aluminum redistribution layer (AP), rather than the thicker metal-9 (M9) layer, owing to its sufficient thickness (~6 skin depths) and increased distance from the lossy silicon substrate, as well as its relatively relaxed layout rules compared to other metal layers. The ground plane is set directly underneath the Si substrate as depicted on the same figure.

As mentioned above, the AP layer is the only one exempt from the strict minimum density rule, hence it does not require any dummy fillings. Nevertheless, one should still meet the density requirements of M1 to M9 Cu layers through dummy fills interspersed underneath and around the antenna structure, and investigate their effect on the antenna performance. To illustrate this, we focused on M9 dummy fills first and examined three different fill distribution cases: (i) the antenna without any fills, (ii) with M9 square fills (12  $\mu$ m width/spacing) everywhere except right underneath the antenna area [per inset of Fig. 6(a)], (iii) with M9 fills over the entire chip area. These configurations exhibit maximum simulated gains of -7.4 dBi, -7.7 dBi, and -8.1 dBi, respectively, as shown Fig. 7. These results suggest that the metal fills directly underneath the antenna impact the antenna gain



FIGURE 6. (a) Zoomed view of the peripheral M9 dummy fills around the antenna, (b) close-up view of stacked vias around antenna edges.



FIGURE 7. Simulated gain patterns with and without M9 dummy fills at 31 GHz: (a) E-plane, (b) H-plane.

more than those surrounding it (by 0.7 dB vs 0.3 dB). In the light of this observation, the outer periphery of the antenna and internal strips are populated with connected dummy fills stacked from M1 to AP layer to help decrease the local fill density inside the antenna outline (see Fig. 6 (b)). These connected fills are spaced apart by less than  $\lambda/10$  so as to approximate a continuous 'wall', which helps to confine the surface waves and improve radiated power, while mitigating the undesirable effects of metal fills on the antenna performance.

Beside the aforementioned limitations for achieving high gain and efficiency in this technology, there are other limitations in this work which bound the gain and efficiency of the bare on-chip antenna. One important factor is the relatively thin Si substrate (304- $\mu$ m thick) which is approximately half the required thickness for optimum efficiency. Naturally, the technology is qualified for production so no changes to Si thickness would be possible. Also, due to cost concerns and limited silicon area for fabrication, the silicon enclosures around the antenna boundaries (d<sub>h</sub> and d<sub>v</sub> in Fig. 5(a)) were not set to their optimum dimensions. Further 3 dB gain improvement could be achieved by extending the chip dimensions by 300  $\mu$ m in both directions (G = -4.4 dBi).

43194

In addition, as mentioned before, the reduced BEoL thickness in 28-nm (<8  $\mu$ m) compared to typical 12-15  $\mu$ m in the older technologies, has degraded the antenna gain and efficiency by ~0.8 dB.

CST Studio Suite<sup>TM</sup> is used for full-wave EM simulations. The antenna is excited through ground-signal-ground (GSG) pads with a pitch of 150  $\mu$ m serving as lumped ports, followed by an open-circuit stub matching network. The antenna occupies only  $0.69 \times 0.85 \text{ mm}^2$  area including those latter features with extended silicon substrate. Total antenna chip area is  $0.58 \text{ mm}^2$  which saved 30% of area compared to [9], even though operating at half the frequency of that work  $(0.87 \text{ mm}^2 \text{ die area at 60 GHz})$ . Thanks to the added strips,  $\sim$ 7% area is saved compared to the triangular antenna at the same frequency, and additional area is saved by minimizing the silicon enclosure around the antenna boundaries at the expense of  $\sim$ 3 dB gain reduction, as discussed in the previous paragraph. In order to compensate for this gain reduction and to further increase the gain and efficiency, the hybrid structure with PCB reflector (Section II-C) is proposed, which capitalizes on the efficient and smart use of PCB needed for packaging to improve the on-chip antenna performance.



**FIGURE 8.** (a) Simulated S11 of the antenna ( $Z_0 = 50 \Omega$ ), (b) simulated efficiency.

Fig. 8(a) shows the simulated return loss of the on-chip antenna, which is better than 10 dB from 26 GHz to 36.5 GHz. This translates to an impedance matching bandwidth of 32%. The radiation and realized efficiencies are 6.1% and 6.0%, respectively, as shown in Fig. 8(b).

#### C. ON-CHIP ANTENNA WITH PCB REFLECTOR

In order to improve the antenna performance, the effective substrate thickness could be optimized to approximate the effective quarter wavelength at the operating frequency [31]. In [24], the chip is attached onto an undoped silicon slab to increase the effective substrate thickness and maximize the efficiency. In [23], the silicon chip is thinned down to 100  $\mu$ m to reduce the substrate loss. Then, a 500- $\mu$ m-thick undoped silicon wafer is placed underneath the chip for mechanical stability and the silicon lens is mounted on the backside to mitigate the surface waves. In this work, we avoid any attempts to make the Si substrate thinner or thicker. The use of lens or undoped silicon slab is also avoided to decrease the overall cost and assembly complexity.



Reflector

**FIGURE 9.** Cross-section view of the proposed on-chip antenna with a PCB reflector.



**FIGURE 10.** 3D simulation models for the (a) on-chip antenna, (b) on-chip antenna structure inserted into PCB.

Our proposed solution for a better antenna performance is to increase the distance of the antenna structure to the ground plane using a low-permittivity substrate. Toward this goal, the designed on-chip antenna is inserted into a PCB, whose material and thickness are selected to maximize the efficiency and gain of the antenna assembly (see Fig. 9 and 10). In this new augmented approach, the ground plane is moved from the underneath of silicon substrate to the bottom-plane of the PCB. Fig. 10(b) shows the simulation model of this antenna configuration. A 20-mil-thick Rogers 4003C<sup>TM</sup>PCB  $(\varepsilon_r = 3.55, \tan \delta = 0.0027 \text{ at } 33\text{-GHz})$  has a rectangular slot on its top surface, where the antenna chip fits with its top surface flush with that of PCB top metal track. Full-wave simulations assume lateral PCB dimensions of  $2.6 \times 3.6$  cm<sup>2</sup> as the typical PCB dimension in practical applications. The standard 20-mil thick PCB approximately translates the bottom ground plane to an effective magnetic conductor at the antenna surface to maximize the antenna gain and efficiency [31].

Figs. 11(a) and (b) show E-plane and H-plane radiation patterns of this augmented antenna, respectively. The simulated realized gain improves from -7.6 dBi to +2.24 dBi at 33 GHz, thanks to the improved grounding scheme. Fig. 12(a) shows the simulated return loss, which is better than 10 dB



FIGURE 11. Simulated gain patterns of the on-chip antenna with PCB reflector at 33 GHz: (a) E-plane, (b) H-plane.



FIGURE 12. (a) S11 (Z $_0$  =50  $\Omega),$  (b) simulated efficiency of the on-chip antenna with PCB reflector.

from 28.6 GHz to 36 GHz. The radiation and total efficiencies were found to be 44.1% and 44% at 33-GHz from Fig. 12(b), respectively. As evidenced from Figs. 11 and 12, the antenna gain and efficiency exhibit improvements of 9.8 dB and by 37.3%, respectively, over those discussed in the previous section, an observation which justifies our novel approach. The sensitivity of antenna performance to the PCB material properties is also studied by simulating the on-chip antenna inserted into an FR4 medium ( $\varepsilon_r = 4.7$ ,  $tan\delta = 0.014$ ) having the same PCB thickness. The latter simulation demonstrates a realized gain of +1.87 dBi and a total efficiency of 37.6% at 33-GHz, which still remain acceptable compared to the corresponding low-loss RO4003 results. The dimensions of fabricated PCB cavity are slightly larger than the chip due to compensation of its rounded edges. The effect of 150  $\mu$ m air spacing between the chip edge and the cavity is also modeled in the simulation, which turned out to have negligible effects. The nonconductive epoxy gluing the chip to the PCB is very thin  $(5 \ \mu m)$  and does not seem to affect the antenna performance.

The sensitivity of the antenna performance to different PCB dimensions is evaluated by adopting larger PCB dimensions. As Fig. 13 shows,  $5.2 \times 7.2 \text{ cm}^2$  and  $10.4 \times 8.2 \text{ cm}^2$  cases show gains of 1.98 dBi and 1.45 dBi, respectively. The negligible gain reduction is due to the increased dielectric losses of the enlarged PCBs.

Since relatively large connectors and other off-chip components, such as off-chip baluns, need to be located at the



Theta / Degree vs. dB





FIGURE 14. Simulated model of the antenna for a realistic PCB assembly.

PCB edge for measurement purposes, the manufactured PCB dimensions have been chosen large enough to move the connectors far away from the on-chip antenna and thus to reduce their perturbation effects on the antenna pattern. For an accurate EM model of the proposed antenna assembly, the PCB board area is set to the fabricated dimensions (10.4x8.2 cm<sup>2</sup>) and populated with simplified representations of the active circuitry and connectors, as illustrated in Fig. 14. The active area is modeled by a top ground plane since it is mostly filled with grounded dummy fills.

Simplified models of end-launch coaxial connectors are also added. Fig. 15 plots the simulated E- and H-plane patterns (solid line) at 33 GHz, and shows that the maximum gain is now -1.8 dBi. This gain reduction, compared to that of the similarly sized PCB of Fig. 13, is due to the presence of components on the top PCB surface and coupling between the antenna and connectors. The latter are implemented for standalone measurements only and will not be needed in the actual application. In addition, there is a change in the input impedance from  $50 \Omega$  to  $26+j19 \Omega$ , as illustrated in the Smith chart of Fig. 16, and the resonant frequency of the antenna shifts to 40 GHz. Since the radiation efficiency still peaks



FIGURE 15. Simulated (solid line) and measured (dash-dot line) gain patterns at 33 GHz: (a) E-plane, (b) H-plane.



FIGURE 16. Simulated complex input impedance of the antenna assembly.

around 33 GHz [Fig. 12 (b)], one can match the imaginary part of the antenna impedance at this frequency within a conjugate matching network, rather than forcing the antenna to resonate at a higher frequency. This approach not only optimizes the antenna gain and efficiency, but it also saves area by avoiding the antenna size increase just to lower the resonant frequency back to the 50- $\Omega$  input impedance. The conjugated input impedance at the center frequency is considered in the design of LNA to tune its input impedance. This direct conjugate match approach provides some advantages in the LNA design, as discussed in the next section.

#### **III. ACTIVE FRONT-END DESIGN**

This section presents a design procedure for the active receiver front-end. The first two subsections cover the LNA and its conjugate impedance matching to the on-chip antenna, whereas the third one discusses the on-chip balun and test mixer.

#### A. REFERENCE STANDALONE LNA

As the first step for integrated receiver front-end implementation, a 33-GHz LNA was designed and fabricated as a standalone IC chip with 50- $\Omega$  input/output terminations in TSMC 1P9M 28-nm LP bulk CMOS technology, as described in [32]. The LNA was then adapted to the proposed AIA with minor changes to deal with the conjugate-matching considerations.



**FIGURE 17.** Schematic of the integrated conjugate-matched 33-GHz LNA. Component values of the standalone LNA are reported, if different, within curly braces.

Briefly (while referring to Fig. 17), the LNA comprises a two-stage cascode structure due to its better reverse isolation, improved stability and higher gain. Intrastage inductors are used at the drain-source interconnection of commonsource (CS) and common-gate (CG) transistors in order to boost the gain of the cascode stages [33], [34]. The transistor bias meets the optimum of minimum noise figure (NF<sub>MIN</sub>) current density of ~0.1 mA/ $\mu$ m to minimize NF of the stages. Selected finger widths for the first and second stages are 1  $\mu$ m and 1.25  $\mu$ m, respectively.

The number of fingers are 30 and 32 in order to maximize  $f_{max}$ , minimize NF<sub>MIN</sub>, achieve maximum available gain, and reduce power consumption of each stage [33].

For impedance matching purposes, a 0.23-nH inductor degenerates the source of the first CS section and sets the real part of its input impedance to 50  $\Omega$ , while another 0.61 nH inductor in series with its gate roughly tunes out the imaginary part. Load inductors and MOM capacitors are optimized for interstage and output conjugate matching.

As documented in [32], the measured standalone LNA chip provides a peak  $|S_{21}|$  of 18.6 dB at 33 GHz, and shows a 3-dB bandwidth of 4.7 GHz (14%).  $|S_{11}|$  and  $|S_{22}|$  are below -10 dB over 30-37 GHz and 29-38.5 GHz, respectively. Linearity measurements demonstrate an IP<sub>1dB</sub> of -25.5 dBm. Measured NF is 4.9 dB at 33 GHz and the LNA consumes 9.7 mW from a 1.2 V power supply.

#### B. INTEGRATED DIRECT-MATCHED LNA

The standalone LNA described earlier is adapted to the proposed AIA with some modifications, mainly to meet the matching requirements. As discussed in the previous section, the LNA input impedance should be conjugate-matched to the antenna input impedance of  $26+j19 \Omega$ . Accordingly, the LNA input impedance is made capacitive by decreasing the gate inductance L<sub>G</sub> from 0.61 nH to 0.50 nH. Fig. 17 shows the schematic of this updated LNA with its component values. Fig. 18 presents the simulated S-parameters and NF of the LNA. It provides a peak  $|S_{21}|$  of 18.1 dB at 33 GHz. Simulated NF is 5 dB at 33 GHz and the LNA dissipates 11.2 mW for  $V_{DD} = 1.2 V$ .





FIGURE 18. Simulated S-parameters and NF of the integrated conjugate-matched 33-GHz LNA.



FIGURE 19. (a) 33-GHz on-chip balun, (b) simulated S-parameters (Z0=50  $\Omega$ ).

#### C. INTERSTAGE BALUN

An on-chip transformer converts the single-ended output of the LNA to a differential RF input for the following mixer, and simultaneously functions as an interstage matching network [see Fig. 19(a)]. The transformer utilizes an interleaved geometry realized on M9 for both of its primary (P) and secondary (S) coils, and occupies a small area of  $87 \times 115 \ \mu m^2$ for the desired frequency band. Metal width, spacing as well as number of turns are optimized with EMX full-wave simulator for minimum insertion loss and maximum output voltage swing at the mixer terminals. Input and output matching impedances are tuned with 140 fF and 160 fF metaloxide-metal (MOM) capacitors placed at the respective ports of the transformer. Fig. 19 (b) shows S-parameters of this on-chip balun. The insertion loss reads 1.1 dB at 33 GHz for 50  $\Omega$  input/output terminations. In the actual front-end, the balun is terminated with the input capacitance of the mixer  $(C_{out} = 280 \text{ fF})$ . Figs. 20(a) and (b) plot the inductance and quality factors of the primary and secondary coils, while Fig. 20(c) demonstrates a magnetic coupling factor  $k_m = 0.6$ at 33 GHz.

#### D. DOWN-CONVERTING TEST MIXER

The designed AIA makes use of its integrated mixer to downconvert the received mm-wave input to a sufficiently low IF frequency of 8 GHz, in an effort to facilitate testing by eliminating the need for a probe station and accompanying



**FIGURE 20.** Simulated on-chip transformer characteristics: (a) Q factors, (b) inductances, (c) magnetic coupling factor.

special antenna testing apparatus. Consequently, the differential output of the mixer can be conveniently wirebonded to the PCB without excessive losses, which would otherwise be very challenging at mm-wave frequencies (i.e., 33 GHz).



FIGURE 21. Schematic of the folded Gilbert-cell mixer in 28-nm CMOS.

The down-converting mixer terminates the on-chip balun as the last element of the receiver front-end for a simplified I/O test interface. As shown in Fig. 21, the mixer employs a folded double-balanced Gilbert cell topology for the sake of its lower power consumption [35], [36]. This work implements a wideband down-conversion mixer in 28-nm CMOS based on the proposed circuit in [37].

Bias current of the transconductance (gm) stage is set sufficiently high to meet the desired NF, conversion gain and IIP<sub>3</sub>, while that of LO switches is minimized to reduce thermal and 1/f noise. Vgs and bias current of the gm-stage are 0.9 V and 2.8 mA, respectively, whereas those for the LO transistors read 0.6 V and 0.6 mA. The small bias current of the LO transistors makes it possible to use large load resistances (623  $\Omega$ ) for an improved conversion gain with a low voltage headroom. The inductors  $L_1$  and  $L_2$  act as RF chokes at mm-wave frequencies, effectively guiding the ac current of the gm-stage to LO switches. The inductance and Q-factor of these inductors are 224 pH and 18.6, respectively. The mixer fits within 125x340  $\mu$ m<sup>2</sup> as Fig. 27 shows, and possesses a symmetric layout in order to minimize phase and amplitude imbalance in the differential signal path and suppress common-mode noise.

Simulated conversion gain and NF of the mixer are plotted in Fig. 22 for interstage matching cases with ideal and on-chip baluns. Conversion gain of the mixer decreases considerably from 4 dB to -12 dB due to the heavy external load of 100  $\Omega$ ,



FIGURE 22. Simulated performance of interstage-matched mixer: (a) Conversion gain, (b) NF.

as predicted by simulations. An output buffer was not used in this case due to the limited chip area as well as to avoid extra power consumption (a sample simulated buffer dissipates 46 mW). NF of the mixer and balun combination is 11.3 dB which can be effectively suppressed with the sufficiently high LNA gain. Fig. 23 plots the mixer conversion gain as a function of LO power, and shows that an LO drive of 8 dBm yields the maximum conversion gain.



FIGURE 23. Simulated conversion gain of mixer+balun versus LO power.

# IV. SIMULATION AND MEASUREMENT RESULTS OF THE RECEIVER CHAIN

### A. SIMULATION RESULTS

The fully integrated receiver front-end (Fig. 24) is simulated in Cadence environment using the imported simulation results of the on-chip antenna. The integrated receiver has a total conversion gain of 4.3 dB, which is calculated as:

$$CG_{total,RX} = G_{antenna} + G_{LNA} + (CG_{Mixer} - IL_{Balun})$$
  
= -1.8 dBi + 18.1 dB + (-12.0 dB).

Since this work mainly focuses on the integration of the on-chip antenna and LNA, and the down-conversion mixer mainly serves an auxiliary testing purpose, the conversion gain of the latter can be subtracted from the receiver front-end results. This yields a calculated gain of 16.3 dBi for the onchip antenna and LNA combination. Figs. 25 and 26 show the simulated conversion gain, NF and compression characteristics of the mm-wave receiver front-end. Table 1 summarizes the performance of the proposed mm-wave receiver front-end and its integrated on-chip antenna.

#### Implemented test chip Folded Gilbert-Cell Mixer IF: 8 GHz AlfA focus Implemented test chip Folded Gilbert-Cell Mixer Off-Chip Balun LNA Folded Gilbert-Cell Mixer Doff-Chip Balun LNA Off-Chip Balun LNA Off-Chip Balun

FIGURE 24. Proposed 33-GHz CMOS mm-wave receiver front-end with an integrated on-chip antenna.



FIGURE 25. Simulated receiver conversion gain.



FIGURE 26. (a) Simulated receiver NF, (b) receiver compression characteristics.

| TABLE 1. | Summary | of | simulated | AIA | performance |
|----------|---------|----|-----------|-----|-------------|
|          |         |    |           |     |             |

| Block                | Performance                               |  |  |  |
|----------------------|-------------------------------------------|--|--|--|
| On-chip antenna      | -1.8 dBi (with test-PCB reflector)        |  |  |  |
|                      | Gain=18.1 dB                              |  |  |  |
| LNA                  | NF=5 dB                                   |  |  |  |
|                      | Input P <sub>1dB</sub> =-27 dBm           |  |  |  |
| On ahin halun        | Insertion loss= $1.1 \text{ dB}$          |  |  |  |
| On-chip balun        | Insertion loss (mixer-terminated)= 1.9 dB |  |  |  |
|                      | Conversion gain= -12 dB                   |  |  |  |
| Folded Gilbert mixer | RF-IF isolation $> 40 \text{ dB}$         |  |  |  |
|                      | LO-IF isolation $> 35$ dB                 |  |  |  |
|                      | Total AIA CG= 16.3 dBi                    |  |  |  |
|                      | (simulation, mixer de-embedded)           |  |  |  |
| AIA receiver         | Total AIA CG=14 dBi                       |  |  |  |
| (On-chip antenna +   | (Measured, mixer de-embedded)             |  |  |  |
| mmW front-end)       | Input P <sub>1dB</sub> =-24 dBm           |  |  |  |
|                      | Power consumption = $20.4 \text{ mW}$     |  |  |  |
|                      | Core area= $0.83 \text{ mm}^2$            |  |  |  |

### **B. MEASUREMENT RESULTS**

The mm-wave receiver front-end and its monolithically integrated antenna is fabricated in TSMC 1P9M 28-nm LP CMOS technology. Fig. 27(a) shows the chip micrograph and



**IEEE**Access

FIGURE 27. (a) 33-GHz AIA chip micrograph, (b) assembled PCB for testing.

highlights the receiver components. The AIA occupies a core area of 0.73 mm<sup>2</sup> ( $1.55 \times 0.8 \text{ mm}^2$  with the pad frame) and it consumes the total of only 20.4 mW from a 1.2 V power supply, which includes the external 100  $\Omega$  IF driver.

Fig. 27(b) shows the AIA chip mounted on its 20-milthick Rogers 4003C<sup>TM</sup>PCB assembly. The PCB serves two purposes. First, it increases the efficiency and gain of the on-chip antenna with its bottom ground plane acting as an external reflector. Secondly, it offers a convenient wirebonding interface and routing medium for the DC bias lines, LO inputs and down-converted IF outputs of the AIA, and eliminates the need for a complex antenna characterization setup around a probe station. A slot etched in the PCB makes the chip surface flush with the former, which helps reduce the bondwire inductance considerably to minimally affect the LO and IF signal paths. The differential IF output of the mixer is matched to the differential 100  $\Omega$  input impedance of an offchip balun through an on-board distributed matching circuit. This matching network utilizes CPW transmission lines in the form of short-circuited stubs and series lines, whose lengths are optimized with Keysight ADS. The off-chip baluns are employed for interfacing the differential LO and IF ports of the AIA with the single-ended 50  $\Omega$  ports of a signal generator and spectrum analyzer, respectively.

Radiation pattern and gain measurement setups are shown in Fig. 28. As presented in Fig. 28(c), 20-GHz and 40-GHz signal generators (Keysight N5173B), a spectrum analyzer (FSW85), and a Ka-band transmitting horn antenna are



FIGURE 28. Pattern and gain measurement setup for the 33 GHz AIA.

used for the AIA receiver measurements. The 20-GHz signal generator utilizes a frequency multiplier to generate the LO signal. The link distance between the AIA and the transmitting horn is set to 50 cm to satisfy far-field criteria. The AIA gain can be calculated from calibrated power measurements through Friis transmission equation:

$$P_r = P_t \frac{G_t G_r}{\left(4\pi R/\lambda\right)^2}$$
  

$$G_r(dB) = P_r(dBm) - P_t(dBm) - G_t(dBi) + FSPL(dB) \quad (2)$$

where  $P_r$  is the received IF power,  $P_t$  is the transmitted RF power,  $G_t$  is the horn antenna gain and  $G_r$  is the AIA gain. Free-space path loss is defined as FSPL =  $20\log_{10}(4\pi R/\lambda)$ , which equals 56.8 dB for the 50 cm range at 33 GHz.

Measured E-plane and H-plane radiation patterns are shown in Fig. 15 with dashed lines. The patterns show more fluctuations compared to the simulations. This is caused by the discrete PCB tracks and components in the vicinity of the antenna structure which were only simulated with simplified models. The effect of these components becomes more visible and significant at mm-wave.



FIGURE 29. (a) Measured IF output return loss, (b) LO input return loss.

Fig. 29 plots the measured IF output return loss  $(S_{33})$  and LO input return loss  $(S_{22})$ .  $|S_{33}|$  and  $|S_{22}|$  are better than -10 dB from 2 to 11.2 GHz and 22.7 to 26 GHz, respectively.



FIGURE 30. Measured LO-IF feedthrough.



FIGURE 31. Measured conversion gain of the AIA versus LO input power at 33-GHz.



FIGURE 32. Measured maximum conversion gain of the AIA vs frequency.

Fig. 30 shows the measured IF-LO isolation characteristics, which read better than -35 dB. Measured AIA conversion gain versus LO input power is shown in Fig. 31. The maximum conversion gain is achieved with the LO input power of more than 7 dBm. Fig. 32 presents the measured conversion gain of the receiver AIA versus input frequency. During this measurement, the antenna points to the maximum gain direction at each measured frequency point. The AIA has a 3-dB bandwidth of 5 GHz (28-33 GHz). Measured compression characteristics of the AIA is shown in Fig. 33 as a function of RF power for a fixed angle of arrival. The AIA exhibits an input P<sub>1dB</sub> of -24 dBm.

Table 2 summarizes the measured performance of the implemented AIA, and compares it with state-of-the-art CMOS mm-wave receiver front-ends. The proposed AIA shows higher gain and considerably less area in comparison to state-of-the-art. Kang *et al.* [38] reported an on-chip 60-GHz antenna with an AMC structure. Despite the bene-fit of the significantly higher operating frequency, it occupies a much larger area. Despite the thicker BEoL of the 90-nm CMOS, the simulated gain is much lower there. Reference [17] achieves a lower area compared to [38], yet

| Work         | Tech.                 | f <sub>0</sub><br>(GHz) | Gain<br>(dB) | Ant.<br>Gain<br>(dBi) | NF<br>(dB<br>) | P <sub>DC</sub><br>(mW) | Total chip Area<br>(mm <sup>2</sup> ) | Ant. Area<br>(mm <sup>2</sup> ) | Integration Level                       |
|--------------|-----------------------|-------------------------|--------------|-----------------------|----------------|-------------------------|---------------------------------------|---------------------------------|-----------------------------------------|
| [38]         | 90 nm                 | 60                      | -            | -2.0                  | -              | 51                      | 3.8                                   | 2×1.95                          | AMC AoC +LNA<br>+Detector+Limit<br>Amp. |
| [39]         | 65 nm                 | 60                      | 17.3         |                       | -              | 106                     | 3.79                                  | 1.8                             | TRx                                     |
| [18]         | 0.18 µm               | 65                      | -            | -4.4                  | -              | -                       | 1.8×1.8                               | 1.8×1.8                         | Standalone on-chip<br>antenna           |
| [24]         | 130 nm<br>SiGe BiCMOS | 30                      | -            | -4.3                  | -              |                         | 1.5×1.9                               | 0.75×1.9                        |                                         |
| [31]         | 0.35 µm               | 60                      | 12           | 3.8                   |                |                         | 2.8×3                                 | 4.4 × 1.85                      | AoC+LNA                                 |
| [9]          | 130 nm<br>BiCMOS      | 69                      | -            | 1.4                   | -              | -                       | -                                     | $1.1 \times 0.78$               | Triangular Monopole                     |
| [17]         | 65 nm                 | 60                      | 16.2         |                       | 13.5           | 31                      | 1.5×2                                 | 1.5×0.69                        | AMC AoC+Balun-<br>BPF+LNA+SHM           |
| This<br>work | 28 nm                 | 33                      | 14           | -1.8<br>(+2.2)        | -              | 11.2                    | 1.55×0.85                             | 0.66×0.85                       | AoC+ LNA                                |

 TABLE 2. Summary of measured performance and comparison with the state of the art.



FIGURE 33. Measured compression characteristics of the AIA at 33-GHz. Input power refers to on-chip antenna free-space plane.

still the area is considerably larger and the on-chip antenna gain is lower.

Reference [24] presented an on-chip 30 GHz antenna with the additional undoped silicon slab and gain of -4.3 dBi. The reported on-chip antenna area is ~2.5 times larger than this work. In addition, our proposed solution results in a higher measured gain of -1.8 dBi which can be increased to 2.2 dBi in real applications. In [31], a folded dipole (area: 1.85 mm × 4.4 mm) backed by a reflecting ground plane is presented. The maximum measured gain is higher (3.8 dBi), but the consumed area is considerably larger, despite operation at approximately twice the frequency of this work. Compared to [9], more gain and less area have been achieved in this work. Total antenna chip area is 0.56 mm<sup>2</sup> which saves 30% area compared to [9], even though operating at the half frequency of that work (0.87 mm<sup>2</sup> die area at 60 GHz).

This method can be implemented in typical QFN-type packages with wire-bonding. To further simplify packaging,

the PCB slot can be avoided and the chip can be flatly placed on top of the PCB, which will cause a slight gain reduction ( $\sim$ 0.3-0.5 dB in the frequency band) compared to placement inside the slot. As mentioned before, the main reason for recessing the PCB and inserting the chip into this slot is to reduce the bondwire lengths (for 25-GHz LO and 8-GHz IF signals) and their introduced RF losses. In typical applications such as mobile cell phones, the whole receiver including the analog and digital circuitry would normally reside on the same chip (SoC), and there would not be any high-frequency bondwire path needed. In a typical package, the chip would be immersed in a mold compound. The effects of the mold material with  $\varepsilon_{\rm r} \sim 4$  have been simulated on top of the antenna structure. According to the measured mold material parameters at mm-wave [40], a loss tangent of 0.03 is used to consider the worst-case effects on the antenna performance. Maximum antenna gain varies within 0.2-1.1 dB for various mold compound thicknesses (0.3-0.5 mm), and the resonance frequency reduces by 7.5-8.8%, which should be considered during the design. In order to avoid degradation effects of typical molds on the antenna performance at mm-waves frequencies, air-cavity QFN packages with glass/quartz lids can be used instead. These observations suggest the feasibility of low-cost packaging solutions for a single AIA unit. The idea can be extended to an array of AIA chips arranged over a large PCB to realize a low-cost, flexible and scalable phased arrav.

#### **V. CONCLUSION**

This paper investigates the challenges and solutions of implementing high-performance on-chip antennas for monolithic integration with nanoscale CMOS circuitry. As a demonstrator, a 28-33 GHz receiver front-end with a compact integrated on-chip antenna is realized in a digital 28-nm CMOS technology for 5G communication systems. Utilizing a novel on-chip antenna structure without any technology post-processing, a significant size reduction, as well as increased power gain and radiation efficiency, are achieved. The presented work demonstrates the utility and potential of nanoscale CMOS technologies to realize fully integrated low-cost receiver front-ends for 5G mm-wave communications.

#### ACKNOWLEDGMENT

The authors would like to further thank Iran National Science Foundation (INSF) for scholarship, MCCI and Analog Devices for indirect support, EMX for software license, and TSMC for University Shuttle chip fabrication. They would also like to thank Paulo Vieira for his help with lab measurements.

#### REFERENCES

- Aurangozeb, F. Aryanfar, and M. Hossain, "A quad channel 11-bit 1 GS/s 40 mW collaborative ADC based enabling digital beamforming for 5G wireless," in *Proc. IEEE Radio Freq. Integr. Circuits Symp. (RFIC)*, Jun. 2017, pp. 120–123.
- [2] T. S. Rappaport *et al.*, "Millimeter wave mobile communications for 5G cellular: It will work!" *IEEE Access*, vol. 1, pp. 335–349, May 2013.
- [3] H. M. Cheema and A. Shamim, "The last barrier: On-chip antennas," *IEEE Microw. Mag.*, vol. 14, no. 1, pp. 79–91, Jan. 2013.
- [4] M. F. Karim et al., "Integration of SiP-based 60-GHz 4×4 antenna array with CMOS OOK transmitter and LNA," *IEEE Trans. Microw. Theory Techn.*, vol. 59, no. 7, pp. 1869–1878, Jul. 2011.
- [5] F. F. He, K. Wu, W. Hong, L. Han, and X.-P. Chen, "Low-cost 60-GHz smart antenna receiver subsystem based on substrate integrated waveguide technology," *IEEE Trans. Microw. Theory Techn.*, vol. 60, no. 4, pp. 1156–1165, Apr. 2012.
- [6] M. Wojnowski, C. Wagner, R. Lachner, J. Böck, G. Sommer, and K. Pressel, "A 77-GHz SiGe single-chip four-channel transceiver module with integrated antennas in embedded wafer-level BGA package," in *Proc. IEEE 62nd Electron. Compon. Technol. Conf.*, May 2012, pp. 1027–1032.
- [7] K. Kibaroglu, M. Sayginer, and G. M. Rebeiz, "A low-cost scalable 32-element 28-GHz phased array transceiver for 5G communication links based on a 2×2 beamformer flip-chip unit cell," *IEEE J. Solid-State Circuits*, vol. 53, no. 5, pp. 1260–1274, May 2018.
- [8] H. T. Kim et al., "A 28 GHz CMOS direct conversion transceiver with packaged antenna arrays for 5G cellular system," *IEEE J. Solid-State Circuits*, vol. 53, no. 5, pp. 1245–1259, May 2018.
- [9] C. C. Liu and R. G. Rojas, "V-band integrated on-chip antenna implemented with a partially reflective surface in standard 0.13-μm BiCMOS technology," *IEEE Trans. Antennas Propag.*, vol. 64, no. 12, pp. 5102–5109, Dec. 2016.
- [10] D. Gang, H. Ming-Yang, and Y. Yin-Tang, "Wideband 60-GHz on-chip triangular monopole antenna in CMOS technology," in *Proc. Asia–Pacific Conf. Antenna Propag. (APCAP)*, Jul. 2014, pp. 623–626.
- [11] K. Kim et al., "On-chip antennas in silicon ICs and their application," *IEEE Trans. Electron Devices*, vol. 52, no. 7, pp. 1312–1323, Jul. 2005.
- [12] B. A. Floyd, C.-M. Hung, and K. O. Kenneth, "A 15-GHz wireless interconnect implemented in a 0.18-μm CMOS technology using integrated transmitters, receivers, and antennas," in *Symp. VLSI Circuits. Dig. Tech. Papers*, Jun. 2001, pp. 155–158.
- [13] A. Barakat, A. Allam, R. K. Pokharel, H. Elsadek, M. El-Sayed, and K. Yoshida, "Performance optimization of a 60 GHz antennaon-chip over an artificial magnetic conductor," in *Proc. Japan-Egypt Conf. Electron., Commun. Comput. (JEC-ECC)*, Mar. 2012, pp. 118–121.

- [14] F. Gutierrez, Jr., K. Parrish, and T. S. Rappaport, "On-chip integrated antenna structures in CMOS for 60 GHz WPAN systems," in *Proc. IEEE Global Telecommun. Conf. (GLOBECOM)*, Nov. 2009, pp. 1–7.
- [15] A. Barakat, A. Allam, R. K. Pokharel, H. Elsadek, M. El-Sayed, and K. Yoshida, "Compact size high gain AoC using rectangular AMC in CMOS for 60 GHz millimeter wave applications," in *IEEE MTT-S Int. Microw. Symp. Dig.*, Jun. 2013, pp. 1–3.
- [16] Y. Song *et al.*, "An on-chip frequency-reconfigurable antenna for Q-band broadband applications," *IEEE Antennas Wireless Propag. Lett.*, vol. 16, pp. 2232–2235, 2017.
- [17] H.-C. Kuo, H.-L. Yue, Y.-W. Ou, C.-C. Lin, and H.-R. Chuang, "A 60-GHz CMOS sub-harmonic RF receiver with integrated on-chip artificial-magnetic-conductor Yagi antenna and balun bandpass filter for very-short-range gigabit communications," *IEEE Trans. Microw. Theory Techn.*, vol. 61, no. 4, pp. 1681–1691, Apr. 2013.
- [18] X.-Y. Bao, Y.-X. Guo, and Y.-Z. Xiong, "60-GHz AMC-based circularly polarized on-chip antenna using standard 0.18-μm CMOS technology," *IEEE Trans. Antennas Propag.*, vol. 60, no. 5, pp. 2234–2241, May 2012.
- [19] Y. Huo, X. Dong, and J. Bornemann, "A wideband artificial magnetic conductor Yagi antenna for 60-GHz standard 0.13-μm CMOS applications," in *Proc. IEEE Int. Conf. Solid-State Integr. Circuit Technol. (ICSICT)*, Oct. 2014, pp. 1–3.
- [20] S. Pan and F. Capolino, "Design of a CMOS on-chip slot antenna with extremely flat cavity at 140 GHz," *IEEE Antennas Wireless Propag. Lett.*, vol. 10, pp. 827–830, Aug. 2011.
- [21] H. Chu, L. Qingyuan, and Y.-X. Guo, "60-GHz broadband CMOS onchip antenna with an artificial magnetic conductor," in *Proc. IEEE MTT-S Int. Microw. Workshop Adv. Mater. Processes RF THz Appl. (IMWS-AMP)*, Jul. 2016, pp. 1–2.
- [22] M. K. Hedayati, A. Abdipour, R. S. Shirazi, M. John, M. J. Ammann, and R. B. Staszewski, "A 38 GHz on-chip antenna in 28-nm CMOS using artificial magnetic conductor for 5G wireless systems," in *Proc. IEEE 4th Int. Conf. Millim.-Wave THz. Technol. (MMWaTT)*, Dec. 2016, pp. 29–32.
- [23] A. Babakhani, G. Xiang, A. Komijani, A. Natarajan, and A. Hajimiri, "A 77-GHz phased-array transceiver with on-chip antennas in silicon: Receiver and antennas," *IEEE J. Solid-State Circuits*, vol. 41, no. 12, pp. 2795–2806, Dec. 2006.
- [24] P. Chen and A. Babakhani, "3-D radar imaging based on a synthetic array of 30-GHz impulse radiators with on-chip antennas in 130-nm SiGe BiCMOS," *IEEE Trans. Microw. Theory Techn.*, vol. 65, no. 11, pp. 4373–4384, Nov. 2017.
- [25] S. Onoe, "1.3 Evolution of 5G mobile technology toward 1 2020 and beyond," in *IEEE Int. Solid-State Circuits Conf. (ISSCC) Dig. Tech. Papers*, Jan./Feb. 2016, pp. 23–28.
- [26] W. Steyaert and P. Reynaert, "A THz signal source with integrated antenna for non-destructive testing in 28 nm bulk CMOS," in *Proc. IEEE Asian Solid-State Circuits Conf. (A-SSCC)*, Nov. 2015, pp. 1–4.
- [27] S. Yuan, A. Trasser, and H. Schumacher, "56 GHz bandwidth FMCW radar sensor with on-chip antennas in SiGe BiCMOS," in *IEEE MTT-S Int. Microw. Symp. Dig.*, Jun. 2014, pp. 1–4.
- [28] M. R. Karim, X. Yang, and M. F. Shafique, "On chip antenna measurement: A survey of challenges and recent trends," *IEEE Access*, vol. 6, pp. 20320–20333, 2018.
- [29] F.-W. Kuo et al., "A 12 mW all-digital PLL based on class-F DCO for 4G phones in 28 nm CMOS," in Symp. VLSI Circuits Dig. Tech. Papers, Jun. 2014, pp. 1–2.
- [30] Z. Ahmad and K. O. Kenneth, "0.65–0.73 THz quintupler with an on-chip antenna in 65-nm CMOS," in *Proc. Symp. VLSI Circuits (VLSI Circuits)*, Jun. 2015, pp. C310–C311.
- [31] J. Zhang, G. Goussetis, L. Richard, G. Huang, V. Fusco, and F. Dielacher, "Low noise amplifier with integrated balanced antenna for 60 GHz wireless communications," *IEEE Trans. Antennas Propag.*, vol. 62, no. 6, pp. 3407–3411, Jun. 2014.
- [32] M. K. Hedayati, A. Abdipour, R. S. Shirazi, C. Cetintepe, and R. B. Staszewski, "A 33-GHz LNA for 5G wireless systems in 28-nm bulk CMOS," *IEEE Trans. Circuits Syst. II, Exp. Briefs*, vol. 65, no. 10, pp. 1460–1464, Oct. 2018.
- [33] D. Pepe and D. Zito, "32 dB gain 28 nm bulk CMOS W-band LNA," *IEEE Microw. Wireless Compon. Lett.*, vol. 25, no. 1, pp. 55–57, Jan. 2015.

- [34] T. Yao et al., "Algorithmic design of CMOS LNAs and PAs for 60-GHz radio," *IEEE J. Solid-State Circuits*, vol. 42, no. 5, pp. 1044–1057, May 2007.
- [35] V. Vidojkovic, J. van der Tang, A. Leeuwenburgh, and A. H. M. van Roermund, "A low-voltage folded-switching mixer in 0.18-µm CMOS," *IEEE J. Solid-State Circuits*, vol. 40, no. 6, pp. 1259–1264, Jun. 2005.
- [36] E. Abou-Allam, J. J. Nisbet, and M. C. Maliepaard, "Low-voltage 1.9-GHz front-end receiver in 0.5-μm CMOS technology," *IEEE J. Solid-State Circuits*, vol. 36, no. 10, pp. 1434–1443, Oct. 2001.
- [37] K. Choi, D. H. Shin, and C. P. Yue, "A 1.2-V, 5.8-mW, ultra-wideband folded mixer in 0.13 μm CMOS," in *Proc. IEEE Radio Freq. Integr. Circuits (RFIC) Symp.*, Dec. 2007, pp. 489–492.
- [38] K. Kang et al., "A 60-GHz OOK receiver with an on-chip antenna in 90 nm CMOS," *IEEE J. Solid-State Circuits*, vol. 45, no. 9, pp. 1720–1731, Sep. 2010.
- [39] K. Okada et al., "A 60-GHz 16QAM/8PSK/QPSK/BPSK directconversion transceiver for IEEE802.15.3c," *IEEE J. Solid-State Circuits*, vol. 46, no. 12, pp. 2988–3004, Dec. 2011.
- [40] T. Zwick, A. Chandrasekhar, C. W. Baks, U. R. Pfeiffer, S. Brebels, and B. P. Gaucher, "Determination of the complex permittivity of packaging materials at millimeter-wave frequencies," *IEEE Trans. Microw. Theory Techn.*, vol. 54, no. 3, pp. 1001–1010, Mar. 2006.



**MAHSA KESHAVARZ HEDAYATI** (M'15) received the B.Sc., M.Sc., and Ph.D. degrees in electrical and electronics engineering from the Amirkabir University of Technology (Tehran Polytechnic), Tehran, Iran, in 2008, 2011, and 2018, respectively. She was a Teacher Assistant and an Instructor with the Amirkabir University of Technology and Azad University at Qazvin, from 2012 to 2015. In 2015, she joined the Analog, RF and Mixed-Signal Research Group, Univer-

sity College Dublin (UCD), Dublin, Ireland, as a Visiting Ph.D. Student Researcher. Since 2018, she has been an RFIC Design Engineer with Decawave, Dublin. Her research interests include RFIC design, integrated on-chip antennas, and RF/millimeter-wave (mm-wave) CMOS transceivers. She was a Winner of the Best Student Paper Bronze Award of the IEEE Asia-Pacific Conference on Applied Electromagnetics (APACE 2010) and the Best Poster Award of MCCI.



**ABDOLALI ABDIPOUR** was born in Aleshtar, Iran, in 1966. He received the B.Sc. degree in electrical engineering from Tehran University, Tehran, Iran, in 1989, the M.Sc. degree in electronics from Limoges University, Limoges, France, in 1992, and the Ph.D. degree in electronic engineering from Paris XI University, Paris, France, in 1996. He is currently a Professor with the Electrical Engineering Department, Amirkabir University of Technology (Tehran Polytechnic), Tehran. He has

authored five books, Noise in Electronic Communication: Modeling, Analysis and Measurement (Amirkabir University Press, 2005, in Persian), Transmission Lines (Nahre Danesh Press, 2006, in Persian), Active Transmission Lines in Electronics and Communications: Modeling and Analysis (Amirkabir University Press, 2007, in Persian—Top Selected Book of Year), Communication Circuits: Nonlinear Analysis, Design and Simulation (Nass Press, 2013), and High Frequency Field Effect Transistors: Electronic-Electromagnetics Modeling and Analysis (Amirkabir University Press, 2013, in Persian). He has authored or co-authored over 320 papers in refereed journals and local and international conferences. His research areas include wireless communication systems (RF technology and transceivers), RF/microwave/millimeter-wave/terahertz circuit and system design, electromagnetic (EM) modeling of active devices and circuits, high-frequency electronics (signal and noise), nonlinear modeling, and analysis of microwave devices and circuits.



**REZA SARRAF SHIRAZI** was born in Yazd, Iran, in 1958. He received the Ph.D. degree in electrical engineering from the Amirkabir University of Technology (Tehran Polytechnic), Tehran, Iran, in 2006, where he is currently an Associate Professor with the Electrical Engineering Department. He has published several papers in the refereed journals and international conferences. His main research interests include numerical electromagnetics and radio wave propagation.



**MAX J. AMMANN** (M'96–SM'08–F'19) received the bachelor's degree in electrical/electronic engineering from the Dublin Institute of Technology (DIT), in 1978, and the Ph.D. degree in microwave antenna design from the Trinity College, University of Dublin, Ireland, in 1997.

He was with TCL/Philips Radio Communications Systems, Dublin, where he focused on radio systems engineering and antenna design for eight years and commissioned the Nationwide Commu-

nications Network for An Garda Siochana. In 1986, he joined DIT as a Lecturer and was promoted to an Honorary Professor, in 2012. He is currently the Assistant Head of the School of Electrical and Electronic Engineering, Technological University of Dublin, where he is also the Director of the Antenna and High Frequency Research Centre. He has published in excess of 200 peer-reviewed papers in journals and international conferences. His research interests broadly include electromagnetic theory, antenna miniaturization for terminal and ultra-wideband applications, antennas for medical devices, and the integration with photovoltaic systems.

Dr. Ammann is a member of the IEEE International Committee for Electromagnetic Safety. His Team received 12 best paper awards from international conferences on antennas and propagation and several commercialization awards. He served on the management committees of the EU COST Action ASSIST and VISTA. He is an Associate Editor of IEEE ANTENNAS AND WIRELESS PROPAGATION LETTERS.



**MATTHIAS JOHN** (M'07–SM'19) received the Dipl. Inf. degree in computer science from the Deutsche Telekom University of Applied Science, Leipzig, Germany, in 2004, and the Ph.D. degree in microwave antenna engineering from the Dublin Institute of Technology, Dublin, Ireland, in 2008.

He is currently a Senior Researcher with the Antenna and High Frequency Research Centre, Technological University Dublin, Ireland, where he is driving commercial activity. He has authored

more than 60 scientific works in peer-reviewed journals and conferences. His research interests include antenna miniaturization and device integration, efficient numerical optimization techniques, RFID, radar, and imaging applications.

Dr. John was a recipient of commercialization awards, in 2009, 2010, and 2011, for technologies licensed to Irish and international companies. He was also a recipient of the 2011 CST University Publication Award. He acted as a Reviewer for several international journals and conferences.



**CAGRI CETINTEPE** received the B.Sc., M.Sc., and Ph.D. degrees (Hons.) in electrical and electronics engineering from Middle East Technical University (METU), Ankara, Turkey, in 2007, 2010, and 2015, respectively. From 2007 to 2009, he was a Research Assistant with the METU MEMS Application and Research Center, where he focused on RF MEMS research. He was a Teaching and Research Assistant with the Electrical and Electronics Engineering Department,

METU, from 2010 to 2016, where he extended his focus to radar and communication systems within the scope of his Ph.D. studies, which were also supported with a scholarship from Aselsan Inc., Turkey. Since 2016, he has been a Postdoctoral Researcher with the School of Electrical and Electronic Engineering, University College Dublin (UCD), Dublin, Ireland. His scientific interests include RF MEMS switches and phase shifters, surface micromachined lumped components, printed/on-chip antennas, frequency diverse and phased arrays, RF/millimeter-wave (mm-wave) CMOS transceivers, microwave and mm-wave instrumentation, and radar/communication applications.



**ROBERT BOGDAN STASZEWSKI** (M'97– SM'05–F'09) was born in Bialystok, Poland. He received the B.Sc. degree (*summa cum laude*), the M.Sc. degree, and the Ph.D. degree in electrical engineering from The University of Texas at Dallas, Richardson, TX, USA, in 1991, 1992, and 2002, respectively. From 1991 to 1995, he was with Alcatel Network Systems, Richardson, TX, USA, where he was involved in SONET crossconnect systems for fiber optics communications.

In 1995, He joined Texas Instruments Incorporated, Dallas, TX, USA, where he was an Elected Distinguished Member of the Technical Staff (limited to 2% of technical staff). From 1995 to 1999, he was involved in advanced CMOS read-channel development for hard disk drives. In 1999, he co-started the Digital RF Processor (DRP) Group, Texas Instruments, with a mission to invent new digitally intensive approaches to traditional RF functions for integrated radios in deeply scaled CMOS technology. He was appointed as a CTO of the DRP Group, from 2007 to 2009. In 2009, he joined the Delft University of Technology, Delft, The Netherlands. Since 2014, he has been a Full Professor with University College Dublin, Dublin, Ireland. He currently holds a guest appointment of a Full Professor (Antoni van Leeuwenhoek Hoogleraar) with the Delft University of Technology. He has authored or co-authored five books, seven book chapters, and 260 journal and conference publications, and holds 180 issued U.S. patents. His research interests include nanoscale CMOS architectures and circuits for frequency synthesizers, transmitters, and receivers, as well as quantum computers. He was a recipient of the 2012 IEEE Circuits and Systems Industrial Pioneer Award. He is a TPC Chair of the 2019 ESSCIRC, Krakow, Poland.

...