IEEEAccess Multidisciplinary : Rapid Review : Open Access Journal

Received 14 January 2024, accepted 10 February 2024, date of publication 13 February 2024, date of current version 20 February 2024. Digital Object Identifier 10.1109/ACCESS.2024.3365705

# **RESEARCH ARTICLE**

# Design and Analysis of Novel High-Gain Boost Converter for Renewable Energy Systems (RES)

# CHANG-HUA LIN<sup>®1</sup>, (Member, IEEE), MOHAMMAD SUHAIL KHAN<sup>1</sup>, JAVED AHMAD<sup>®1</sup>, (Member, IEEE), HWA-DONG LIU<sup>®2</sup>, AND TUNG-CHUN HSIAO<sup>1</sup>

<sup>1</sup>Department of Electrical Engineering, National Taiwan University of Science and Technology, Taipei 106, Taiwan <sup>2</sup>Undergraduate Program of Vehicle and Energy Engineering, National Taiwan Normal University, Taipei 106, Taiwan

Corresponding author: Hwa-Dong Liu (hdliu@ntnu.edu.tw)

This work was supported in part by the National Science and Technology Council, Taiwan, under Grant MOST 112-2221-E-003-003; in part by the National Taiwan University System (NTUS) Innovation Cooperation under Grant 11312111001; and in part by the National Taiwan Normal University (NTNU), Taiwan.

**ABSTRACT** High-gain DC-DC converters are becoming increasingly popular in renewable energy applications and solar PV systems. This article introduces a non-isolated non-coupled inductor-based high-gain DC-DC boost converter with the desirable features of low voltage stress on controlled power switches and high voltage gain at lower duty ratios. The proposed converter is well suited for boosting the low-input DC voltage obtained from distributed generation units like photovoltaic (PV) or fuel cells to substantially higher DC voltage. The converter comprises only two switches, and a single PWM signal governs its operation. These characteristics result in a topology that is more compact, less costly, lighter weight, and easier to control. The proposed converter is compared with some previously developed topologies of high-gain boost converters across various performance parameters. This comparison illustrates that the proposed model surpasses them in every aspect. A 300 W hardware prototype of a proposed model is developed and tested in a laboratory environment to confirm the theoretical assertions of a proposed model. The proposed topology offers a promising solution and enables a high gain of approximately 12 times the input voltage at a smaller duty ratio, specifically 11.25 at a duty of 0.6 and 17.77 at a duty of 0.7. The efficiency of a proposed converter ranges between 92.5% to 94.5% making it appropriate for numerous medium-high power applications. The uniqueness of the suggested system is its simple design and greater efficiency, which provides a more considerable gain and higher output voltages for sustainable energy systems.

**INDEX TERMS** Renewable energy system (RES), high gain, boost converter, dc–dc converter.

## **I. INTRODUCTION**

The high-gain DC-DC boost converters are essential in converting small input direct current (DC) voltage ranging from a few volts to substantially higher DC voltage levels [1]. These DC-DC converters must have a constant input current and step-up capabilities. Such converters are used in various applications like solar photovoltaic (PV) systems,

The associate editor coordinating the review of this manuscript and approving it for publication was Tariq Masood<sup>(b)</sup>.

robotics, high-voltage DC systems, and electric vehicles [2], [3]. The energy produced by sources like fuel cells or solar photovoltaic is quite low and the required output voltage is relatively high for various household and industrial applications. These pressing concerns enable the researchers to focus more on the development of high-step-up DC-DC converters. DC-DC converters consist of various arrangements of inductors, capacitors, diodes, and switches. These components are interconnected to enable energy exchange between inductors and capacitors. The process begins with

the exchange of stored energy in the inductors. Subsequently, this stored energy is transferred to the capacitors, resulting in the achievement of a higher voltage level [4]. Figure 1 illustrates the schematic of a DC energy system. In a DC microgrid, a high-gain DC-DC converter regulates the DC voltage to a specified level. Modern DC microgrids employ a combination of supercapacitors and a high-gain DC-DC converter. In the islanded mode operation of a DC microgrid, it is common practice to pair an inverter with a high-gain DC-DC converter to supply alternating current (AC) loads. High-gain DC-DC converters have increasingly become a popular alternative to traditional boost converters and their derivatives [5]. The conventional DC-DC boost converter has some drawbacks. These include high voltage stress, upswing electromagnetic interference (EMI), intolerable input current ripples, and low efficiency at light load conditions and therefore it is unsuitable in practical applications where the duty ratio exceeds a predetermined threshold value.



FIGURE 1. DC energy system.

DC-DC converters serve as a bridge between the source and the load. These converters are generally categorized into isolated and non-isolated types. Conventional boost converters as shown in Figure 2 (a) must operate at higher duty ratio values when integrated with microgrids. This results in a significant amount of current and voltage stress on the converter. As the duty ratio increases, the parasitic resistance (ESR) of the capacitor and inductor experiences a substantial rise, resulting in a significant loss in voltage gain and efficiency of the boost converter.

Non-isolated converters are further classified as coupled inductor and noncoupled inductor-based configurations. An isolated converter creates electrical isolation between the input power supply and load. It effectively divides the circuit into two distinct sections to prevent the direct flow of current by incorporating a high-frequency transformer. However, it leads to an increase in both the size and expense [6], [7], [8], [9] of the converter. Isolated configurations are preferred in high-power applications that require a shared ground between the source and load. The coupled inductor configurations can achieve notably high voltage gain at a lower duty ratio but at a higher duty, it causes issues like switch voltage stress, conduction loss, low efficiency, and leakage inductance [10]. This research article exclusively looks at



FIGURE 2. (a) Conventional boost converter (b) Conventional quadratic boost converter (c) Proposed high gain boost converter.

non-isolated non-coupled inductor topologies. Non-isolated converters are preferred when there is no need for isolating the input from the output.

To solve these challenges, various DC-DC converter topologies have been proposed in this article. The study proposed in [11] shows a comparative review of several non-isolated high step-up DC-DC converters. Several topologies of quadratic boost converter (QBC) have been introduced in [12], [13], and [14]. These topologies are designed to produce significantly high voltage at lower duty cycles by effectively minimizing the stress on the switching devices, but at a higher duty ratio, the inductor core is more likely to saturate. A novel quadratic boost converter shown in [15] is designed to minimize the inductor current ripples and reduce the stress on the switches. The study proposed in [16] and [17] shows a quasi-z-source converter. This converter replaces the inductor with an impedance network belonging to the high-gain boost converter topology but they operate within a constrained duty cycle range. An interleaved boost converter

presented in [18] enhances both output voltage and efficiency with fewer switches. A study proposed in [19] shows an interleaved high-gain boost converter carried out by combining two boost converters. The converter requires a large number of capacitors and diodes to achieve a higher voltage conversion ratio. A multiphase interleaved converter combined with a z-source network to achieve a high gain with a low input current ripple and eliminates the need for an input filter [20]. However, a voltage boost circuit is required at the end of the converter to further enhance the converter gain. A quadratic boost converter is introduced in [21] by implementing the voltage lift technique. A high-gain hybrid converter uses a voltage multiplier cell and switched capacitor cells to mitigate the issues related to the stress on the power device [22]. The study proposed in [23] shows a converter with different voltage stress levels on two switches. It employs both the diode voltage capacitor multiplier and switched inductor voltage multiplier techniques to attain high gain. The study proposed in [24] shows a non-isolated coupled inductor-based high step-up DC-DC converter with ultra-high voltage gain facilitated by an active switched inductor. The three-winding coupled inductor ensures a wide output voltage range for various applications. Its broad voltage gain range offers versatility, low semiconductor spikes to enhance reliability, and a simple gate driver control system to make it user-friendly.

This research article presents a novel topology of a non-isolated non-coupled high gain boost converter. The appealing characteristics of the proposed converter include:

- The proposed converter offers advantages including high gain, increased output voltage, and continuous current mode (CCM) operation. These qualities make it an attractive option for medium to high-power applications.
- The proposed converter offers a promising solution and achieves a high gain of approximately 17.77 at a duty cycle of 0.7 and 11.25 at a duty of 0.6.
- The proposed converter has an efficiency of approximately 92.5% to 94.5%, making it appropriate for several medium to high-power applications.
- The converter employs only two switches and the voltage stress on these power switches is lower than the output voltage. Despite having two switches it requires a single PWM signal for its operation which makes it easier to control and reduces the requirement for a gate driver.
- The absence of a coupled inductor eliminates the issue associated with leakage inductance and switch stress at a higher duty ratio.

The rest of the paper is systematized subsequently: Section II describes how a proposed converter works. Section III compares a proposed high-gain boost converter with previously developed topologies. The simulation results are described in Section IV. The hardware results are described in Section V. The conclusion is delivered in Section VI.

# **II. PROPOSED CONVERTER AND OPERATIONAL MODE**

The schematic of a proposed high-gain boost converter is shown in Figure 2 (c). The converter consists of two inductors  $(L_1 \text{ and } L_2)$ , three diodes  $(D_1, D_2 \text{ and } D_3)$ , three capacitors  $(C_1, C_2, and C_3)$ , and two switches  $(S_1 \text{ and } S_2)$ . The same PWM signal controls the operation of both switches. This facilitates easier control of the converter and reduces the requirement for gate driver circuitry. The proposed converter provides a promising solution to achieve high gain and high efficiency. These desirable features make it suitable for numerous medium-high power applications. The CCM and DCM modes of operation of a proposed converter are explained in the following section:

# A. CONTINUOUS CONDUCTION MODE

Based on a switching signal there are two modes of operation (switch on mode and switch off mode). For the proper functioning of a converter both the switch ( $S_1$  and  $S_2$ ) must be turned on and turned off simultaneously. When the CCM mode of operation is considered, the current must flow regularly through both inductors (cap L sub 1,, and, cap L sub 2) Furthermore, the energy is transferred from a source to both inductors, increasing the current across the inductor. Figure 3 depicts related waveforms for inductor current and capacitor voltage in a CCM mode.



FIGURE 3. Related waveform in CCM mode.

V

1) Mode-1 ( $0 \le t \le DT$ )

In mode-1 when both the switches  $(S_1 \text{ and } S_2)$  are turned on, the diode  $(D_1 \text{ and } D_3)$  becomes reverse biased while the diode  $D_2$  becomes forward biased. Figure 4 shows an analogous circuit diagram for a converter's first mode of functioning. The switch-on mode equations in CCM (continuous conduction mode) were found by applying Kirchhoff's voltage law (KVL) to an equivalent circuit shown below:

$$V_{L1} = V_{in} + V_{C1} = V_{C2} \tag{1}$$

$$V_{L2} = V_{in} \tag{2}$$



FIGURE 4. Equivalent circuit for switch-on mode of operation.



FIGURE 5. Equivalent circuit for switch-off mode of operation.

2) Mode-2 (DT  $\leq$  t  $\leq$  T)

The equivalent circuit shown in Figure 5 illustrates the converter switch-off mode operation. In mode 2, when switches  $(S_1 \text{ and } S_2)$  are turned off, the diode  $(D_1 \text{ and } D_3)$  will conduct while the diode  $D_2$  will becomes reverse biased and energy stored in passive components of the converter is transmitted to the load. The equation for the second mode of operation can be obtained by applying KVL to an equivalent circuit.

$$V_{C1} - V_{L1} + V_{C2} - V_O = 0 (3)$$

$$-V_{L1} = V_O - V_{C1} - V_{C2} \tag{4}$$

$$-V_{L1} = V_O - V_{C1} - (V_{in} + V_{C1})$$
(5)

$$V_{L1} = V_{in} + 2V_{C1} - V_O \tag{6}$$

$$V_{L2} = V_{in} - V_{C1}$$
(7)

By applying volt-inductor balance across an inductor  $L_2$ .

$$V_{in}D + (V_{in} - V_{C1})(1 - D) = 0$$
(8)

$$V_{C1} = \frac{V_{in}}{1 - D} \tag{9}$$

where:

 $V_{C1}$  is the capacitor ( $C_1$ ) voltage of the converter.

 $V_{in}$  is the input voltage of the converter.

*D* is the duty ratio of the pulse-width modulation (PWM) gating signal.

Apply the voltage inductor balance at the inductor  $L_1$ .

$$(V_{in} + V_{C1})D + (2V_{C1} + V_{in} - V_o)(1 - D) = 0 \quad (10)$$

$$2V_{C1} - V_{C1}D + V_{in} - V_o(1 - D) = 0$$
<sup>(11)</sup>

$$V_{C1}(2-D) - V_o(1-D) + V_{in} = 0$$
<sup>(12)</sup>

$$-V_o (1-D) + \frac{V_{in}(2-D)}{(1-D)} + V_{in} = 0$$
(13)

$$V_o(1-D) = \frac{2V_{in} - V_{in}D + V_{in} - V_{in}D}{(1-D)}$$
(14)

$$V_o(1-D) = \frac{3V_{in} - 2V_{in}D}{1-D}$$
(15)

$$\frac{V_o}{V_{in}} = \frac{(3-2D)}{(1-D)^2}$$
(16)

where:

 $V_0$  is the output voltage of the converter.

 $V_{in}$  is the input voltage of the converter.

# **B. DISCONTINUOUS CONDUCTION MODE**

Figure 6 illustrates two conditions for a discontinuous conduction mode. Any discontinuity in any one of the inductor currents causes the converter to switch to discontinuous conduction mode (DCM). A generalized DCM equations of proposed a high gain converter can be computed as stated below:

$$V_{in}D_1 + (V_{in} - V_{C1})D_2 = 0 (17)$$

$$V_{in}D_1 + V_{in}D_2 = V_{C1}D_2 (18)$$

$$V_{C1} = \frac{V_{in}D_1 + V_{in}D_2}{D_2}$$
(19)

$$(V_{in} + V_{C1})D_1 + 2(V_{C1} + V_{in} - V_O)D_3 = 0$$
<sup>(20)</sup>

$$(V_{in}D_1 + V_{C1}D_1 + 2_{V_{C1}D_3} + 2_V_{in}D_3 = 2V_OD_3$$
(21)

$$(V_{in}D_1 + \left(\frac{V_{in}D_1 + V_{in}D_2}{D_2}\right)D_1 + 2\left(\frac{V_{in}D_1 + V_{in}D_2}{D_2}\right)D_2 + 2V_{in}D_2 = 2\frac{V_oD_3}{D_2}$$
(22)

$$\begin{pmatrix} V_O \\ V_{in} \end{pmatrix}_{DCM} = \begin{pmatrix} \frac{2D_1^2 + 4(D_1D_2 + D_1D_3 + D_2D_3)}{D_2D_3} \end{pmatrix}$$
(23)



FIGURE 6. Equivalent circuit for switch-off mode of operation.

# C. DESIGNING OF PASSIVE COMPONENTS

This section details the design and calculation of passive elements. A diligent design of the inductor and capacitor is required for the effective operation of the suggested converter in CCM mode. The size of the passive components is influenced by several factors such as the switching frequency, output load, and duty ratio. Higher switching frequencies lead to smaller component sizes.

# 1) DETERMINING THE INDUCTANCE VALUE

The main goal of designing an inductor is to operate the converter in CCM. Equation (30) specifies the minimum required inductance for  $L_1$  in CCM mode.

$$L_1 \frac{dI_{L1}}{dt} = V_{in} + V_{C1}$$
(24)

$$L_1 \frac{dI_{L1}}{dt} = V_{in} + \frac{V_{in}}{1 - D}$$
(25)

$$L_1 \frac{dI_{L1}}{dt} = \frac{V_{in} - V_{in}D + V_{in}}{1 - D}$$
(26)

$$L_1 \frac{\Delta I_{L1}}{DT} = \frac{2V_{in} - V_{in}D}{1 - D}$$
(27)

$$\frac{V_o}{R}L_1 \ge \frac{V_{in}\left(2-D\right)DT}{2} \tag{28}$$

$$V_o L_1 \ge \frac{RV_{in}\left(2-D\right)DT}{2} \tag{29}$$

$$L_1 \ge \frac{R \left(1 - D\right)^2 \left(2 - D\right) D}{2(3 - 2D) f_s} \tag{30}$$

where *R* is the load value, the duty ratio is signified by *D*, and  $f_s$  indicated switching frequency. *L* is the required inductance of the inductor ( $L_1 \& L_2$ ).

Similarly for inductor  $L_2$ :

$$L_2 \ge \frac{R (1-D)^4 D^2}{2_{fs} (3-2D) (1+D-D^2)}$$
(31)

## 2) SELECTING THE CAPACITANCE VALUE

The choice of a capacitor depends on a maximum allowable voltage ripple as well as a voltage across the capacitor itself. While making the selection of a capacitor and preventing it from bursting, its value should be chosen

Sufficiently high to withstand any potential high voltage that may be applied across the capacitor. The value of the capacitor can be computed using equation (37).

$$I_{c1}\Delta T = C_1 \Delta V_{C_1} \tag{32}$$

$$I_{C1}DT = C_1 \Delta V_{C_1} \tag{33}$$

$$\frac{V_O}{R(1-D)} = C_1 \Delta V_{C_1}$$
(34)

$$C_{1} = \frac{V_{O}}{R(1-D)f_{s}\Delta V_{C1}}$$
(35)

$$V_{C1} = \frac{V_{in}(3-2D)}{(1-D)^2 R (1-D) f_s \Delta V_{C1}}$$
(36)

$$C_1 = \frac{V_{in}(3-2D)}{R(1-D)^3 f_s \Delta V_{C1}}$$
(37)

Similarly for capacitor 
$$C_2$$
 and  $C_3$ :

$$C_2 = \frac{V_{in}(3-2D)}{R\left(1-D\right)^2 f_s \Delta V_{C2}}$$
(38)

$$C_3 = \frac{V_{in}(3-2D)}{R(1-D)^2 f_s \Delta V_{C3}}$$
(39)

where:

 $V_{in}$  is the converter input voltage.

 $f_s$  is the switching frequency.

 $\Delta V_C$  is the permissible ripple in the capacitor voltage.

*C* is the required capacitance of capacitor  $(C_1, C_2 \& C_3)$ . *R* is the load value.

# D. REAL VOLTAGE GAIN

The parasitic parameters such as on-state resistance of switches, diodes and ESR of inductors and capacitors affects the efficiency drastically. The equation for calculating the real voltage gain considering inductor ESR of the converter is shown in Equation (43). Figure 7 shows the ideal and real gain curve of a proposed topology.

$$V_{in} \frac{V_O(3-2D)}{R(1-D)^2} = \frac{V_O^2}{R} + \frac{V_O^2}{R^2(1+D)^2} r_{L1} + \frac{V_O^2(1+D-D^2)^2}{R^2D^2(1-D)^4} r_{L2}$$
(40)

$$\frac{V_{in}(3-2D)}{(1-D)^2} = V_O(1+\frac{r_{L1}}{R(1-D)^2}+\frac{\left(1+D-D^2\right)^2 r_{L2}}{RD^2 (1-D)^4})$$
(41)

$$\frac{V_{in}(3-2D)}{(1-D)^2} = V_O(\frac{RD^2 (1-D)^4 + r_{L1}D^2 (1-D)^2 + r_{L2} (1+D-D^2)^2}{RD^2 (1-D)^2})$$
(42)

$$V_O = \frac{V_{in} (3-2D) RD^2 (1-D)^2}{RD^2 (1-D)^4 + D^2 (1-D)^2 r_{L1} + (1+D-D^2)^2 r_{L2}}$$
(43)



FIGURE 7. Ideal Vs real gain curve of a proposed topology.

#### TABLE 1. Comparison with other recent topologies.

|             | Number of Components |                           |          |           |       |                                   |                                                 |
|-------------|----------------------|---------------------------|----------|-----------|-------|-----------------------------------|-------------------------------------------------|
| Topology    | Switch               | Diode                     | Inductor | Capacitor | Total | Voltage Gain                      | Switch voltage Stress                           |
|             | (N <sub>S</sub> )    | ( <i>N</i> <sub>D</sub> ) | $(N_L)$  | $(N_c)$   |       | $\left(\frac{V_o}{V_{in}}\right)$ |                                                 |
| [12]        | 2                    | 7                         | 4        | 2         | 16    | 2 ± D                             | $S_1 = \frac{2V_0}{(3+D)}.$                     |
| [12]        | 2                    | /                         | 4        | 3         | 10    | $\frac{3+D}{(1-D)}$               | $S_{-} = \frac{(1+D)V_{0}}{(1+D)}$              |
|             |                      |                           |          |           |       |                                   | 32 - (3 + D)                                    |
| [15]        | 2                    | 6                         | 2        | 4         | 14    | $\frac{3 - 3D + D^2}{(1 - D)^2}$  | $S_{1,2} = \frac{2V_0}{(3 - D + D^2)}$          |
| [25]        | 2                    | 7                         | 4        | 1         | 8     | $\frac{1+3D}{1-3D}$               | $S_{1,2} = \frac{V_0}{1+D}$                     |
|             |                      |                           |          |           |       | 20                                | $S_1 = \frac{(1-D)V_0}{2D}$                     |
| [26]        | 2                    | 3                         | 2        | 2         | 9     | $\frac{2D}{(1-D)^2}$              | $\sum_{n=1}^{2D} (1+D)V_0$                      |
| [25]        |                      | 6                         |          | 4         | 14    | 2                                 | $3_2 - 2D$                                      |
| [27]        | 2                    | 6                         | 2        | 4         | 14    | $\frac{3}{1-D}$                   | $\frac{v_o}{1-D}$                               |
| [28]        | 1                    | 4                         | 1        | 4         | 10    | $\frac{3-D}{1-D}$                 | $\frac{V_O}{3-D}$                               |
|             |                      |                           |          |           |       |                                   | $S_1 = \frac{V_0(1-D)^3}{D^2 - 2D + 2}$         |
| [29]        | 2                    | 3                         | 2        | 3         | 10    | $\frac{D^2 - 3D + 3}{(1 - D)^2}$  | $V_0(1-D)^2$                                    |
|             |                      |                           |          |           |       | $(1-D)^2$                         | $S_2 = \frac{1}{D^2 - 3D + 3}$                  |
|             |                      |                           |          |           |       |                                   | $S_1 = \frac{V_0(1-D)^3}{D^2 - 3D + 3}$         |
| [30]        | 2                    | 3                         | 2        | 3         | 10    | $\frac{D^2 - 3D + 3}{(1 - D)^2}$  | $S_2 = \frac{V_0(1-D)^2}{(1-D)^2}$              |
|             |                      |                           |          |           |       | 1                                 | $D^2 - 3D + 3$                                  |
| CBC         | 1                    | 1                         | 1        | 1         | 4     | $\frac{1}{(1-D)}$                 | 1                                               |
| CQBC        | 1                    | 3                         | 2        | 2         | 8     | $\frac{1}{(1-D)^2}$               | 1                                               |
| [Proposed]  | 2                    | 3                         | 2        | 3         | 10    | (3 - 2D)                          | $S_1 = \frac{V_0(1-D)^3}{(3-2D)}$               |
| [1 Toposed] | 2                    | 5                         | 2        | 5         | 10    | $\frac{(3-2D)}{(1-D)^2}$          | $S_2 = \frac{V_o - 2V_0 D (1 - D)^2}{(3 - 2D)}$ |
|             |                      |                           |          |           |       |                                   | (3-2D)                                          |

# **III. COMPARISION WITH OTHER RECENT TOPOLOGIES**

A detailed analysis of the proposed converter with similar topologies is performed in this section. The comparison is done on the basis of components required, voltage gain, and voltage stress across the power switches as shown in TABLE 1. Figure 8 shows the voltage gain curve versus duty ratio of a proposed converter. The graph indicates that the suggested converter outperforms all other topologies in terms of gain. Generally, non-isolated boost converters are not employed with duty ratios exceeding the limit of 0.8. Beyond this limit, there is a reduction in gain due to increased conduction losses. The proposed converter introduced in [12] incorporates higher components count when compared to other suggested topologies. Furthermore, the incorporation of multiple diodes and inductors contributes to a bulkier and

converter are lower than a converter presented in [12], [15], and [27]. In comparison to previously developed topologies outlined in the curve, the gain of the suggested converter notably increases when the duty cycle exceeds 0.1. Despite having four inductors as discussed in [12], the gain of a converter is significantly lesser than a proposed converter. Similarly, the converter proposed in [27] employs two inductors, but its gain limits at a higher duty ratio. The voltage gain of converter [29] and [30] are much higher than the other proposed topologies with lesser component count. It employs only two inductor such as CQBC, which reduces the size and weight of a converter as compared to converter presented in [12] and [15]. Figure 9 depicts the voltage stress versus voltage gain curve. It can be observed from the graph

larger size of circuit. The components utilized in a proposed



FIGURE 8. Voltage gain vs duty ratio.



FIGURE 9. Voltage stress vs Duty ratio.

that the switch  $S_1$  of a proposed converter experiences the least amount of stress when compared to other topologies mentioned in [12], [15], and [27]. Furthermore, switch  $S_2$  undergoes a higher voltage stress for high voltage gain compared to switch  $S_1$ . However, it remains lower than the stress observed in the converters [12], [27], and [28].

The proposed converter lacks a common ground configuration which makes the design of the control difficult. However, there are several methods available to mitigate common-ground and leakage current issues in the proposed converter for PV applications:

- In future work we will implement transformer isolation for galvanic separation.
- Utilize floating ground design or isolated power supplies on the PV side.
- Introduce capacitive coupling for AC transfer and DC blocking.
- Consider optical isolation for control signal transmission.

- Use active common-mode control to regulate and minimize common-mode voltage.
- Carefully design grounding schemes to minimize ground loops.

# **IV. SIMULATION RESULTS**

To evaluate the performance of a proposed high-gain boost converter the simulation results in open loop and closed loop were taken using MATLAB R2021b software.

#### A. OPEN-LOOP PERFORMANCE

TABLE 2 shows a simulation designed parameters of a proposed converter. The simulation results of a proposed converter at different duty ratio values are discussed in this section.

#### TABLE 2. Simulation design parameters.

| Parameters                      | Specifications                                               |  |  |
|---------------------------------|--------------------------------------------------------------|--|--|
| Input voltage                   | $V_{in} = 24 \mathrm{V} \sim 36 \mathrm{V}$                  |  |  |
| $R_L$ Load                      | $R = 500 \ \Omega$                                           |  |  |
| Frequency                       | 200 kHz                                                      |  |  |
| Inductors $L_1 \& L_2$          | $L_1 = 24.5 \ \mu H, L_2 = 1 \ m H$                          |  |  |
| Capacitors $C_1$ , $C_2 \& C_3$ | $C_1 = 33 \ \mu F, \ C_2 = 220 \ \mu F, \ C_3 = 220 \ \mu F$ |  |  |
| Duty Ratio                      | 0.4, 0.6 and 0.7                                             |  |  |

Figure 10 (a) shows the simulation result of the proposed converter at 24 V input. The duty ratio is set at 0.4 with a load resistance of 500 ohms. The measured output voltage is determined to be 140 V. Furthermore, the voltage of across capacitors ( $C_1$  and  $C_2$ ) is measured to be 40 V and 60 V respectively. Figure 10 (b) shows a simulation outcome at a duty ratio of 0.6 with the same load resistance and input voltage. The measured output voltage is determined to be 140 V respectively. Subsequently, the voltages across capacitors ( $C_1$  and  $C_2$ ) are found to be 58 V and 80 V respectively. Figure 10 (c) shows the simulation outcome at 36 V input. The duty ratio is set at 0.7 with a load resistance of 500 ohms. The measured output voltage is determined to be 610 V. The measured capacitor voltage  $(C_1)$  is approximately 110 V, while capacitor  $(C_2)$  has a voltage of 140 V respectively. Figure 11 (a) shows the simulation result of capacitor current waveform  $(C_1, C_2, \text{ and } C_3)$ . The diode current  $(I_{D1}, I_{D2}, \text{ and } I_{D3})$  and switch current  $(I_{SW1}, \text{ and } I_{SW2})$ simulation waveforms are shown in Figure 11 (b) and Figure 11 (c) respectively.

## **B. CLOSED-LOOP PERFORMANCE**

Figure 12 shows a schematic diagram of the circuit used to regulate the suggested circuit output voltage. Figure 13 and Figure 14 illustrate the closed-loop simulation performance of the proposed converter. When the input voltage ranges from 24 to 30 volts, the output voltage (Vo) is effectively controlled at 400 volts. Similarly, when the load resistance



**FIGURE 10.** Simulation waveforms ( $V_0$ ,  $V_{C1}$  and  $V_{C2}$ ) of a proposed converter at a duty ratio of (a) 0.4, (b) 0.6, and (d) 0.7.

is varied, the PI controller maintains a consistent output voltage. Despite changes in the load, the output voltage remains constant at 400 V, indicating the proper functioning of the PI controller. For the PI controller, specific values are assigned to the proportional constant ( $K_p$ ) and integral constant ( $K_i$ ). In this case,  $K_p$  is set to 0.05, and  $K_i$  is set to 0.02.

# **V. HARDWARE RESULTS**

A 300 W hardware prototype of a proposed high gain boost converter is shown in Figure 15. The proposed converter is devised and examined in a controlled laboratory environment to determine its performance. A schematic architecture of the experimental setup is shown in Figure 16. TABLE 3 lists the converter parameters and their specifications for experimental analysis. To analyze the assembled hardware in an open loop a PWM pulse of desired duty ratio is produced



FIGURE 11. Current waveforms (a) Diode, (b) Capacitor, and (c) Switch.



FIGURE 12. A schematic diagram of the closed loop control circuit.

and targeted to the gate driver circuit using a microcontroller (STM32G474).

The converter switches are powered by same DC power source with two isolated voltage regulator ICs (MCWI03-48S15). The Tektronix (MDO3024) oscilloscope is used to

Proposed High Gain Boost



FIGURE 13. Simulation waveforms of output voltage with change in input voltage from 24 V to 30 V.



FIGURE 14. Simulation waveforms of output voltage with change in load resistance from 250  $\Omega$  to 500  $\Omega.$ 



FIGURE 15. Developed hardware prototype.

record the outcomes of a proposed a converter performance under open loop control.

Figure 17 shows the experimental waveforms of a proposed high-gain boost converter. Figure 17 (a) displays the waveforms of voltage stress across switch  $(V_{ds1}andV_{ds2})$  and output voltage  $(V_O)$  of the converter. The output voltage at D = 0.6 and  $V_{in} = 24$  V is determined to be 280 V, which is in accordance with the calculated voltage gain. According to captured waveform the voltage stress across switches  $S_1$  and  $S_2$  is determined to be 70 V and 180 V respectively which is significantly lower as compared to the output voltage  $V_O$ . The key advantage of a suggested model is its high gain of approximately 12 times of input at a smaller duty ratio. Figure 17 (b) depicts the waveform of diode voltage



 TABLE 3. Hardware design parameters.

| Parameters                      | Specifications                                               |
|---------------------------------|--------------------------------------------------------------|
| Input voltage                   | $V_{in} = 24 \mathrm{V} \sim 36 \mathrm{V}$                  |
| Maximum power                   | $P_{max} = 300 \text{ W}$                                    |
| $R_L$ Load                      | $R = 500 \ \Omega$                                           |
| Frequency                       | 200 kHz                                                      |
| Inductors $L_1 \& L_2$          | $L_1 = 24.5 \ \mu H, L_2 = 1 \ m H$                          |
| Capacitors $C_1$ , $C_2 \& C_3$ | $C_1 = 33 \ \mu\text{F}, \ C_2 = 220 \ \mu\text{F}, \ C_3 =$ |
|                                 | 220 µF                                                       |
| Power MOSFET $(S_1, S_2)$       | SPW52N50C3, 560 V, 52 A,                                     |
|                                 | $0.07 \ \Omega$                                              |
| Diode $(D_1 - D_3)$             | CMPFCD86-600V, $I_F = 8 A$ ,                                 |
|                                 | $V_{\rm F} = 1.5 ~{\rm V}$                                   |
| Microcontroller                 | STM32G474                                                    |
| Gate driver IC                  | TLP250H                                                      |
| Voltage regulator IC            | MCWI03-48S15                                                 |
| DC power supply                 | Chroma, 62100H-600S                                          |

 $(V_{D1}, V_{D2}, \text{and } V_{D3})$  of a proposed converter and Figure 17 (c) exhibits the experimental waveforms of inductor current  $(I_{L1}$  and  $I_{L2})$  and capacitor voltage  $(V_{C1} \text{ and } V_{C2})$ . It is evident from the waveforms that capacitor voltages of  $C_1$  and  $C_2$  are significantly lower than the output voltage  $V_O$  of a proposed converter, which states that all the capacitors excluding  $C_3$ , are subject to minimal voltage stress. Figure 18 shows the related experimental waveforms of output voltage  $V_O$  at  $V_{in} = 36$  V and D = 0.7. Output voltage  $(V_O)$  is found to be 636 V, which is also in accordance with the theoretically calculated gain value and simulated results of a proposed converter.

Figure 19 illustrates the experimental waveforms of a PV module's output in relation to a high-gain boost used for maximum power point tracking (MPPT). The experimental waveforms include output voltage  $(V_{pv})$ , output current  $(I_{pv})$ , and output power  $(P_{pv})$ . The experiment begins by configuring the PV simulator (Chroma/62020H-150S) to generate a maximum power output  $(P_{mpp})$  of 300 W. The setting includes a maximum power voltage  $(V_{mpp})$  of 30 V, maximum power current  $(I_{mpp})$  of 10 A, an open-circuit voltage  $(V_{oc})$  of 36 V, and a short-circuit current  $(I_{sc})$  of 11 A. These conditions were established under an irradiance level



(c)

**FIGURE 17.** Experimental waveforms of high gain boost D = 0.6,  $V_{in} = 24$  V and  $V_O = 280$  V (a) Output voltage  $(V_O)$  and switch voltage stress (Vds1 and Vds2) (b) Voltage across the diode  $(V_{D1}, V_{D2}, \text{ and } V_{D3})$ , and (c) Capacitor voltage  $(V_{C1} \text{ and } V_{C2})$ . and inductor current  $(I_{L1} \text{ and } I_{L2})$ .



**FIGURE 18.** Experimental waveforms  $(V_O, I_{L2}, V_{gs1}, V_{gs2})$  of high gain boost at D = 0.7,  $V_{in} = 36$  V,  $V_{out} = 636$  V.

of 1000  $W/m^2$  and a temperature of 25 degrees Celsius. Subsequently, the MPPT algorithm utilizes the well-known perturb and observe (P&O) method [31]. It is combined with



**FIGURE 19.** Experimental waveforms  $V_{pv}$ ,  $I_{pv}$ , and  $P_{pv}$  associated with the high-gain boost in MPPT.

the proposed converter to effectively identify the maximum power point (MPP) at 300 W to ensures optimal system performance.

The graph depicted in Figure 20 illustrates how efficiency changes with output power while maintaining a constant load resistance. The efficiency of a proposed converter ranges in between 92.5 % to 94.5 %.



FIGURE 20. Efficiency curve.

# **VI. CONCLUSION**

The proposed converter can generate a voltage gain of more than 12 times at a duty ratio of 0.6. The converter does not incorporate a coupled inductor, which minimizes the probability of electromagnetic interference, reduces losses, and leads to a more lightweight converter. This design features a simple structure and high efficiency of around 94.5 % at 24 V input voltage. These characteristics make it suitable for a variety of medium-high power applications. Following a comprehensive steady-state analysis, a hardware prototype of the proposed model was constructed, including the proper design of all components and PCB layout. The high-gain boost converter is crucial for renewable energy systems by efficiently increases the voltage level from renewable sources. This enhancement facilitates the effective storage and utilization of the generated energy. This elevated voltage is essential for grid integration or battery storage systems to ensure a stable energy supply. The proposed converter can be integrated into renewable systems to optimize energy usage and serve as a cornerstone for sustainable power generation. The proposed model outperforms previously presented boost topologies regarding the number of required components,

voltage gain, and switch voltage stress over a wide range of duty cycles. Future research will improve the system's performance by integrating the suggested high-gain converter with various optimal control algorithms.

#### REFERENCES

- [1] N. Subhani, Z. May, Md. K. Alam, I. Khan, M. A. Hossain, and S. Mamun, "An improved non-isolated quadratic DC–DC boost converter with ultra high gain ability," *IEEE Access*, vol. 11, pp. 11350–11363, 2023, doi: 10.1109/ACCESS.2023.3241863.
- [2] R. V. Damodaran, H. Shareef, K. S. P. Kiranmai, and R. Errouissi, "Two-switch boost converter with improved voltage gain and degree of freedom of control," *IEEE Access*, vol. 11, pp. 23827–23838, 2023, doi: 10.1109/ACCESS.2023.3249107.
- [3] S. Pirpoor, S. Rahimpour, M. Andi, N. Kanagaraj, S. Pirouzi, and A. H. Mohammed, "A novel and high-gain switched-capacitor and switched-inductor-based DC/DC boost converter with low input current ripple and mitigated voltage stresses," *IEEE Access*, vol. 10, pp. 32782–32802, 2022, doi: 10.1109/ACCESS.2022.3161576.
- [4] M. A. Al-Saffar and E. H. Ismail, "A high voltage ratio and low stress DC–DC converter with reduced input current ripple for fuel cell source," *Renew. Energy*, vol. 82, pp. 35–43, Oct. 2015, doi: 10.1016/j.renene.2014.08.020.
- [5] M. Forouzesh, Y. P. Siwakoti, S. A. Gorji, F. Blaabjerg, and B. Lehman, "Step-up DC–DC converters: A comprehensive review of voltage-boosting techniques, topologies, and applications," *IEEE Trans. Power Electron.*, vol. 32, no. 12, pp. 9143–9178, Dec. 2017.
- [6] F. Blaabjerg and D. M. Ionel, "Renewable energy devices and systems—State-of-the-art technology, research and development, challenges and future trends," *Electric Power Compon. Syst.*, vol. 43, no. 12, pp. 1319–1328, Jul. 2015.
- [7] A. Allehyani, "Analysis of a transformerless single switch high gain DC–DC converter for renewable energy systems," *Arabian J. Sci. Eng.*, vol. 46, no. 10, pp. 9691–9702, Oct. 2021, doi: 10.1007/s13369-021-05472-3.
- [8] M. Rezvanyvardom, A. Mirzaei, M. Shabani, S. Mekhilef, M. Rawa, A. Wahyudie, and M. Ahmed, "Interleaved step-up soft-switching DC–DC boost converter without auxiliary switches," *Energy Rep.*, vol. 8, pp. 6499–6511, Nov. 2022, doi: 10.1016/j.egyr.2022.04.069.
- [9] L. Yang, W. Yu, and J. Zhang, "High voltage gain ratio isolated resonant switched-capacitor converter for sustainable energy," *IEEE Access*, vol. 7, pp. 23055–23067, 2019, doi: 10.1109/ACCESS.2019.2893981.
- [10] S.-W. Seo, J.-H. Ryu, H. H. Choi, and J.-B. Lee, "Input-parallel output-series high step-up DC/DC converter with coupled inductor and switched capacitor," *IEEE Access*, vol. 11, pp. 89164–89179, 2023, doi: 10.1109/ACCESS.2023.3302350.
- [11] H. Tarzamni, H. S. Gohari, M. Sabahi, and J. Kyyrä, "Nonisolated high step-up DC–DC converters: Comparative review and metrics applicability," *IEEE Trans. Power Electron.*, vol. 39, no. 1, pp. 582–625, Jan. 2024, doi: 10.1109/TPEL.2023.3264172.
- [12] S. Khan, A. Mahmood, M. Tariq, M. Zaid, I. Khan, and S. Rahman, "Improved dual switch non-isolated high gain boost converter for DC microgrid application," in *Proc. IEEE Texas Power Energy Conf. (TPEC)*, Feb. 2021, pp. 1–6.
- [13] J. Ahmad, M. Zaid, A. Sarwar, C.-H. Lin, M. Asim, R. K. Yadav, M. Tariq, K. Satpathi, and B. Alamri, "A new high-gain DC–DC converter with continuous input current for DC microgrid applications," *Energies*, vol. 14, no. 9, p. 2629, May 2021.
- [14] J. Ahmad, C.-H. Lin, M. Zaid, A. Sarwar, S. Ahmad, M. Sharaf, M. Zaindin, and M. Firdausi, "A new high voltage gain DC to DC converter with low voltage stress for energy storage system application," *Electronics*, vol. 9, no. 12, p. 2067, Dec. 2020.
- [15] A. Kumar, Y. Wang, X. Pan, M. Raghuram, S. K. Singh, X. Xiong, and A. K. Tripathi, "Switched-LC based high gain converter with lower component count," *IEEE Trans. Ind. Appl.*, vol. 56, no. 3, pp. 2816–2827, May 2020.
- [16] M. M. Haji-Esmaeili, E. Babaei, and M. Sabahi, "High step-up quasi-Z source DC–DC converter," *IEEE Trans. Power Electron.*, vol. 33, no. 12, pp. 10563–10571, Dec. 2018.
- [17] P. Kumar and M. Veerachary, "Z-network plus switched-capacitor boost DC–DC converter," *IEEE J. Emerg. Sel. Topics Power Electron.*, vol. 9, no. 1, pp. 791–803, Feb. 2021.

- [18] A. Chub, D. Vinnikov, E. Liivik, and T. Jalakas, "Multiphase quasi-Zsource DC–DC converters for residential distributed generation systems," *IEEE Trans. Ind. Electron.*, vol. 65, no. 10, pp. 8361–8371, Oct. 2018.
- [19] M. Meraj, M. S. Bhaskar, A. Iqbal, N. Al-Emadi, and S. Rahman, "Interleaved multilevel boost converter with minimal voltage multiplier components for high-voltage step-up applications," *IEEE Trans. Power Electron.*, vol. 35, no. 12, pp. 12816–12833, Dec. 2020.
- [20] S. Khan, M. Zaid, A. Mahmood, J. Ahmad, and A. Alam, "A single switch high gain DC–DC converter with reduced voltage stress," in *Proc. IEEE 7th Uttar Pradesh Sect. Int. Conf. Electr., Electron. Comput. Eng.* (UPCON), Nov. 2020, pp. 1–6.
- [21] F. M. Shahir, E. Babaei, and M. Farsadi, "Analysis and design of voltagelift technique-based non-isolated boost DC–DC converter," *IET Power Electron.*, vol. 11, no. 6, pp. 1083–1091, May 2018.
- [22] A. M. S. S. Andrade, T. M. K. Faistel, R. A. Guisso, and A. Toebe, "Hybrid high voltage gain transformerless DC–DC converter," *IEEE Trans. Ind. Electron.*, vol. 69, no. 3, pp. 2470–2479, Mar. 2022.
- [23] M. Zaid, S. Khan, M. D. Siddique, A. Sarwar, J. Ahmad, Z. Sarwer, and A. Iqbal, "A transformerless high gain DC–DC boost converter with reduced voltage stress," *Int. Trans. Electr. Energy Syst.*, vol. 31, no. 5, May 2021, Art. no. e12877.
- [24] H. S. Gohari, N. A. Mardakheh, H. Tarzamni, N. V. Kurdkandi, K. Abbaszadeh, and J. Kyyra, "Non-isolated ultra-high voltage gain coupled inductor-based DC–DC converter," *IEEE Trans. Circuits Syst. II, Exp. Briefs*, vol. 70, no. 12, pp. 4459–4463, Dec. 2023, doi: 10.1109/TCSII.2023.3285169.
- [25] Y. Tang, D. Fu, T. Wang, and Z. Xu, "Hybrid switched-inductor converters for high step-up conversion," *IEEE Trans. Ind. Electron.*, vol. 62, no. 3, pp. 1480–1490, Mar. 2015.
- [26] A. Sarikhani, B. Allahverdinejad, and M. Hamzeh, "A nonisolated buckboost DC–DC converter with continuous input current for photovoltaic applications," *IEEE J. Emerg. Sel. Topics Power Electron.*, vol. 9, no. 1, pp. 804–811, Feb. 2021.
- [27] S. Ahmad, M. Nasir, J. Dąbrowski, and J. M. Guerrero, "Improved topology of high voltage gain DC–DC converter with boost stages," *Int. J. Electron. Lett.*, vol. 9, no. 3, pp. 342–354, Jul. 2021.
- [28] Y. Cao, V. Samavatian, K. Kaskani, and H. Eshraghi, "A novel nonisolated ultra-high-voltage-gain DC–DC converter with low voltage stress," *IEEE Trans. Ind. Electron.*, vol. 64, no. 4, pp. 2809–2819, Apr. 2017.
- [29] K. Varesi, N. Hassanpour, and S. Saeidabadi, "Novel high step-up DC–DC converter with increased voltage gain per devices and continuous input current suitable for DC microgrid applications," *Int. J. Circuit Theory Appl.*, vol. 48, no. 10, pp. 1820–1837, 2020, doi: 10.1002/cta.2804.
- [30] S. S. Lee, B. Chu, C. S. Lim, andK. B. Lee, "Two-inductor non-isolated DC–DC converter with high step-up voltage gain," *J. Power Electron.*, vol. 19, no. 5, pp. 1069–1073, 2019, doi: 10.6113/JPE.2019.19.5.1069.
- [31] M. H. Ibrahim, S. P. Ang, M. N. Dani, M. I. Rahman, R. Petra, and S. M. Sulthan, "Optimizing step-size of perturb & observe and incremental conductance MPPT techniques using PSO for grid-tied PV system," *IEEE Access*, vol. 11, pp. 13079–13090, 2023, doi: 10.1109/ACCESS.2023.3242979.



**CHANG-HUA LIN** (Member, IEEE) received the B.S., M.S., and Ph.D. degrees from the National Taiwan University of Science and Technology, Taipei City, Taiwan, in 1989, 1991, and 2000, respectively, all in electronic engineering. He joined the Department of Electrical Engineering, National Taiwan University of Science and Technology, in 2016. He has engaged in research and teaching in the areas of power electronics and electronic circuit design. He has developed

nine Taiwanese patents and six U.S. patents. His major research interests include energy storage system design, battery management system design, and high-voltage impulse circuit design. He is a member of the IEEE Power Electronics and Industrial Electronics Societies. He received the Young Researcher Award and the Best Paper Award from the National Science Council, in 2005.

# **IEEE**Access



**MOHAMMAD SUHAIL KHAN** received the B.Tech. degree in electrical engineering from Aligarh Muslim University, Aligarh, India, in 2017, and the M.Tech. degree in electrical power system engineering from Integral University, Lucknow, India. He is currently pursuing the Ph.D. degree with the National Taiwan University of Science and Technology (Taiwan Tech), Taipei City, Taiwan. His research interests include dc to dc converters, interleaved converters, multilevel

inverter, and power conversion for electric vehicle applications.



**HWA-DONG LIU** received the M.S. degree from Chung Yuan Christian University, Taoyuan, Taiwan, in 2006, and the Ph.D. degree from the National Taiwan University of Science and Technology, Taipei, Taiwan, in 2020. From April 2008 to July 2021, he was a Group Chief with Metro Taipei. Since August 2021, he has been with the Undergraduate Program of Vehicle and Energy Engineering, National Taiwan Normal University, Taipei, where he is currently an Assistant Profes-

sor. His primary research interests include power electronics for electric vehicle applications and solar energy.



**JAVED AHMAD** (Member, IEEE) received the B.Tech. degree in electrical engineering from Aligarh Muslim University, Aligarh, India, in 2017, the M.E. degree in electrical power from Universiti Teknologi Malaysia, Johor Bharu, Malaysia, and the Ph.D. degree from the National Taiwan University of Science and Technology, Taipei City, Taiwan, in 2023. His research interests include the management of hybrid energy storage systems, dc to dc converters, interleaved

converters, multilevel inverter, and power conversion for electric vehicle applications.



**TUNG-CHUN HSIAO** received the M.S. degree from the National Taiwan University of Science and Technology, Taipei City, Taiwan, in 2023. His research interests include dc to dc converters, battery chargers, and power conversion for electric vehicle applications.

. . .