

Received 20 November 2023, accepted 30 December 2023, date of publication 8 January 2024, date of current version 18 January 2024.

Digital Object Identifier 10.1109/ACCESS.2024.3351051

## **RESEARCH ARTICLE**

# Enhanced Dynamic Regulation in Buck Converters: Integrating Input-Voltage Feedforward With Voltage-Mode Feedback

MOSTAFA AMER<sup>®1</sup>, AHMED ABUELNASR<sup>®1</sup>, MOHAMED ALI<sup>®1</sup>, AHMAD HASSAN<sup>®1</sup>, (Member, IEEE), AREF TRIGUI<sup>®1</sup>, AHMED RAGAB<sup>®2,3,4</sup>, **MOHAMAD SAWAN<sup>®1,5</sup>**, (Life Fellow, IEEE), AND YVON SAVARIA<sup>®1</sup>, (Life Fellow, IEEE) <sup>1</sup>Department of Electrical Engineering, Polytechnique Montréal, Montreal, QC H3T 1J4, Canada

<sup>2</sup>Department of Mathematics and Industrial Engineering, Polytechnique Montréal, Montréal, QC H3T 134, Canada

<sup>3</sup>CanmetENERGY, Varennes, QC J3X 1P7, Canada

<sup>4</sup>Faculty of Electronic Engineering, Menoufia University, Menouf 32952, Egypt

<sup>5</sup>CenBRAIN Laboratory, School of Engineering, Westlake University, Hangzhou 310024, China

Corresponding author: Mostafa Amer (mostafa.amer@polymtl.ca)

This work was supported in part by the Natural Sciences and Engineering Research Council of Canada (NSERC), and in part by the Mathematics of Information Technology and Complex Systems (MITACS).

**ABSTRACT** DC-DC buck converters in automotive and aerospace applications are often required to handle large disturbances in their input supply and abrupt variations in their loads. This paper proposes a systematic method to combine input-voltage feedforward (IVFF) and voltage-mode feedback (VFB) controllers, aiming to enhance the closed-loop performance of these DC-DC converters. This method relies on the stability boundary locus approach to help select the proper control parameters that achieve strong dynamic stability across the full operating range regardless of practical implementation challenges. Also, an optimization approach is employed to minimize the passive components' area within the compensator, achieving a 79% reduction in integration size compared to conventional designs. The controller was fabricated in a 0.35- $\mu$ m CMOS technology, occupying a core area of 0.438 mm<sup>2</sup>. The prototype chip was experimentally tested to regulate a buck converter that leverages an e-GaN half-bridge while operating at 1 MHz. Measurement results show a remarkable closed-loop performance against line and load variations, reaching up to  $\pm 80$  V/ms and  $\pm 535$  mA per 150  $\mu$ s, respectively. The output remains stable, showcasing very small (< 100 mV) to non-existent spikes and fast recovery periods. In addition, the system shows fast startup times (<  $100 \,\mu$ s) with small overshoots (< 1%) observed at the output. The system power efficiency, tested across various loads, peaks at 95.14% while operating at 695 mA load current. It is shown that the combined-controller approach entirely eliminates transient voltage spikes, offering up to 100% improvement in dynamic performance over a standalone VFB controller.

**INDEX TERMS** Buck converter, controller design, DC-DC converter, dynamic regulation, feedforward, GaN half-bridge, high-voltage circuits, stability boundary locus, voltage-mode feedback.

## I. INTRODUCTION

DC-DC buck converters are widely utilized in aerospace and automotive applications to drive and control electrohydraulic actuators, such as solenoid valves [1], [2], [3].

The associate editor coordinating the review of this manuscript and approving it for publication was Chi-Seng Lam<sup>(D)</sup>.

Power buses within such systems are subject to transient overvoltage surges, often triggered by adjustments to the power bus's load [4], [5]. Ensuring stable output voltage  $(V_o)$  and current  $(I_o)$  in the face of such surges and line and load variations is crucial for overall system reliability [6], [7]. This emphasizes the need for robust controllers, designed for effective closed-loop performance, guaranteeing optimal dynamic and steady-state regulation.

Considerable research has been directed towards the design of controllers with robust rejection capabilities, especially for line variations [8], [9]. The developed techniques vary based on sensed state-variables, sensing mechanisms, and control signal generation. Notable examples include current-mode feedback control, sliding-mode control, one-cycle control, reset-integral control, and feedback linearization control, all of which can be adapted to mitigate the overvoltage surges. However, these techniques have several limitations including conditional instabilities, undesirable harmonics, complexity, reduced performance, and potential overvoltage issues [9], [10], [11], [12], [13]. More about these techniques is reviewed in Section II.

A promising solution to address these limitations lies in the combination of input-voltage feedforward control (IVFF) and voltage-mode feedback control (VFB) [15]. While both techniques individually possess limitations, notably, IVFF does not consider component tolerances and conduction losses [16], and VFB lacks information on the input voltage  $(V_{g})$  causing large  $V_{o}$  transients [17], their combination can potentially mitigate line and load variations, free from the limitations above. This combination (FF-FB) has been presented in [18], where IVFF is combined with a simple VFB, and in [19], where IVFF is combined with a lag-lead voltagemode controller for the regulation of a buck converter. Both studies, based on simulations, showed better immunity to line variations. However, neither study offered experimental verification, and they only examined variations of limited magnitudes ( $\Delta V_g = 1$ V to 4V). In addition, they did not analyze the impact of IVFF on VFB's dynamics.

To our knowledge, the internal dynamics of this combined approach and its impact on DC-DC converters' stability have remained unexplored in the literature. Our prior work in [15] introduced an initial analysis of combining IVFF with a voltage-mode PI controller for buck converter regulation. It was found that changes in the IVFF gain strongly affect the control performance, impacting the closed-loop system's phase margin, gain margin, and feedback bandwidth. This can lead the buck system's response to transition from an overdamped state to an underdamped (unstable) state. Ideally the IVFF gain is constant and independent of  $V_g$ , which makes the converter dynamically isolate the output from the input [20]. However, in practical implementations, the IVFF gain shifts with  $V_g$  variations when using a nonlinear conventional ramp generator [21]. To address this issue, more linearized ramp generators can be used, as in [22] and [23], but at the cost of circuit complexity and imperfect linearity. Therefore, a systematic method is essential to integrate both IVFF and VFB, ensuring the appropriate selection of control parameters and maintaining closed-loop dynamic stability across the operating range of interest. Other challenges lie in designing the VFB's compensator due to the large passive components' size, typically necessitating off-chip implementation. This can compromise the controller's accuracy and



FIGURE 1. A vehicle's control system comprising a DC-DC converter with unregulated supply experiencing an overvoltage surge event.

performance due to increased parametric uncertainties [24], [25].

In this paper, we propose a method to combine IVFF and VFB, leveraging the stability boundary locus approach (SBL) [26] to select optimal control parameters and to visualize the system's stability regions. Furthermore, our method addresses the challenges posed by the varying IVFF gain, ensuring a robust controller even when employing a nonlinear ramp generator. We also adopted the approach proposed in [17] to optimize the VFB's compensator footprint allowing full integration and avoiding delays and wiring parasitics related to off-chip components that degrade the system's efficiency. This paper contributes:

- A systematic method for selecting optimal control parameters to ensure stability of DC-DC buck converters regulated with combined IVFF and VFB controllers and subject to heavy and abrupt line and load variations, while considering nonlinearities of the circuit implementations.
- A detailed analysis of the design challenges imposed by the various circuit blocks constituting the combined controller (FF-FB), such as the analog compensator and the sawtooth generator circuits.
- A fully-integrated FF-FB controller implemented using a 0.35-μm CMOS process technology that minimizes the compensator's layout area considerably.
- Experimental verification of the closed-loop steadystate and dynamic performances of a buck converter regulated by the fabricated combined controller prototype.
- Dynamic performance comparison between the proposed combined controller and a standalone VFB controller to show the achieved improvement.

The paper is organized as follows. Section II reviews the relevant control techniques and the background application. Section III details the proposed method for combining IVFF and VFB. Section IV presents circuit implementations of the combined controller along with a brief illustration of the optimization approach used to reduce the on-chip area of

the passive components. Section V presents the controller prototype's test setup and results when regulating a buck converter. Finally, Section VI concludes the paper.

## **II. BACKGROUND AND LITERATURE REVEIW**

Electronic interfaces in automotive applications, such as the vehicle's control system shown in Fig. 1, are often realized as DC-DC converters [17]. These converters draw their  $V_g$  supply from unregulated power buses susceptible to unwanted events such as transient overvoltage surges. Figure 1 depicts a typical overvoltage surge [6], where  $V_g$  shifts between three levels ( $V_{nominal}$ ,  $V_{medium}$ , and  $V_{high}$ ) in fast transitions as low as 1 ms. The system's capability to tolerate such surges is crucial to maintain reliable operation. Following is a review of various control techniques with competitive dynamic performance that can address this challenge. This review also examines the limitations of each technique.

First is the current-mode feedback control (CFB) that has two control loops: one to manage the inductor's current  $(I_L)$ and another to regulate  $V_o$ . CFB's strength lies in its instant response to changes in  $V_g$ , thus, achieving a stable  $V_o$  immune to line variations [27], [28]. Yet, it suffers from conditional instabilities requiring an artificial ramp to prevent possible oscillations at duty cycles  $\ge 0.5$  [10]. The slope of this ramp must match  $I_L$ 's falling slope, which is hard to achieve during a transient event, otherwise, the rejection capability to line variations degrades [29]. CFB also requires a fast and precise current sensor, such as the Hall-effect sensor [30], which is costly and difficult to design [31]. Another technique, known for its fast response and robustness to disturbances, is the sliding-mode control (SMC). Instead of using a pulse width modulation (PWM) scheme, SMC directly drives the on/off state of the power switches, leading to a variable switching frequency  $(F_{sw})$  and hard-to-eliminate harmonics [32], [33]. Efforts were reported to have SMC with fixed  $F_{sw}$ by using a hysteresis band comparator [11], or a PWM scheme [34], or system's state variables to create an adaptive sliding surface [32]. However, all these approaches come at the cost of reduced performance, lower robustness, and a complicated closed-loop structure that is hard to implement. Other control schemes, like one-cycle control (OCC) [29] and reset-integral control (RIC) [35], focus on filtering out the line variations, overlooking the actual  $V_{\rho}$  and leading to a low control performance in the presence of load variations and parasitic losses. An attempt in [28] to combine the features of different control types yielded a method merging OCC with voltage-mode feedback based on the SMC principles and operating with fixed  $F_{sw}$ . But, it is hard to reach optimum control parameters, and extending such method to other converter topologies is challenging [28]. Moreover, control schemes based on OCC or similar methods rely on sensing the switching node voltage  $(V_{sw})$ , which can experience large oscillations or large negative forward-voltage drops [36], [37]. Therefore, feeding  $V_{sw}$  to the low-voltage (LV) control circuits can potentially cause overvoltage problems. Another



**FIGURE 2.** Transient response of a buck converter to a line variation step (from  $V_g$  to  $1.5V_g$ ) using different less than ideal control schemes.



FIGURE 3. Simplified diagram of a non-ideal DC-DC buck converter regulated with IVFF and VFB controllers.

technique, the feedback linearization control (FLC), seeks to cancel out system nonlinearities and improve its disturbance rejection. However, its complex mathematical nature often requires the use of high-performance digital processors [13], [14]. Moreover, considering our application where analog control is the primary focus, integrating FLC into analog circuits becomes highly challenging due to the complexity associated with representing the inverse nonlinear dynamics.

IVFF was also introduced as a theoretical concept to reduce  $V_o$ 's sensitivity to disturbances in  $V_g$  [38]. The IVFF's PWM modulator can be realized by either modulating the sawtooth signal's slope or its peak amplitude. The former results in variable  $F_{sw}$ , considered undesirable, leading designers to favor the latter with fixed  $F_{sw}$ . Adopting the latter, [10] introduced a general method to construct IVFF-based PWM modulators for various DC-DC converters using elements such as an integrator with reset, a comparator, and a one-shot pulse generator. Later, [16] and [39] applied that method for buck and boost converters, providing good immunity to line variations. However, only using IVFF is insufficient as it does not account for component tolerances and switching delays in the physical system [16], [35], resulting in steady-state errors as shown in Fig. 2. An added error signal from an external feedback, is essential for refining IVFF, ensuring DC stability and a reliable start-up regardless of supply disturbances [27]. Typically, a standalone VFB can deliver adequate performance, but relying solely on VFB is also insufficient to filter out line variations. This is because VFB lacks information on  $V_g$ , and it only responds to errors in  $V_o$  that occurs later after the  $V_g$  disturbance [15], which results in significant  $V_o$ transients, as shown in Fig 2. Combining IVFF and VFB

| Parameter       | Value                | Parameter | Value (Range)         |
|-----------------|----------------------|-----------|-----------------------|
| Vo              | 28V                  | $V_{g}$   | 36 V - 115 V          |
| Lo              | 24 µH                | $r_L$     | 37 mΩ                 |
| Co              | 33 µF                | $r_{C}$   | $2.7 \text{ m}\Omega$ |
| r <sub>ds</sub> | $25 \text{ m}\Omega$ | $R_L$     | 25 Ω - 150 Ω          |

#### TABLE 1. Buck converter parameters.

is expected to merge their benefits and mitigate individual limitations. However, proper control parameter selection is crucial to prevent potential closed-loop instability with varying IVFF gain, as shown in Fig. 2.

Several studies focused on the challenge of integrating the VFB's compensator with reduced on-chip area, often by employing more complex circuit designs. For instance, [40] proposed a type-III compensator using a transconductance amplifier (OTA) and a differential difference amplifier, achieving significant on-chip area reduction compared to conventional type-III. In [41], a type-II was integrated using a capacitor and a resistor, complemented by four OTAs and sensing  $I_L$ 's AC ripple. Meanwhile, [42] used highly-linear OTAs and capacitance multipliers comprising high-gain amplifiers to replace resistors and capacitors, respectively, for effective integration of type-III compensators.

#### **III. CONTROLLER DESIGN METHODOLOGY**

In this Section, each step of the proposed method, to design the combined controller, is explained in detail. The method is applied to a synchronous buck converter, with  $F_{sw}$  of 1 MHz, whose simplified diagram, including the parasitic components, is depicted in Fig. 3. The first step is to define the converter's power-stage parameters followed by deriving its dynamic model. Afterwards, we choose the appropriate controller structure based on the system complexity and then select its fixed parameters. Lastly, the SBL approach is utilized to visualize the system stability and properly select the variable control parameters that guarantee optimal dynamic performance across the full operating range.

#### A. DEFINING THE CONVERTER'S PARAMETERS

The parameters of the buck converter (Fig. 3) are summarized in Table 1. The output filter inductor ( $L_o$ ) is 24  $\mu$ H and has DC resistance value ( $r_L$ ) of 37 m $\Omega$ . The output filter capacitor ( $C_o$ ) is 33  $\mu$ F and has an equivalent series resistance (ESR) value ( $r_C$ ) of 2.7 m $\Omega$ . The power-stage half-bridge is composed of two EPC2010C power transistors (Q<sub>H</sub>, Q<sub>L</sub>) with on-resistance ( $r_{ds}$ ) of 25 m $\Omega$ . The input voltage ( $V_g$ ) in the target application [6] ranges from 36 V to 115 V with a nominal value of 36 V. The nominal  $V_o$  is 28 V. Finally, the load resistance ( $R_L$ ) ranges from 25  $\Omega$  to 150  $\Omega$  with a nominal value of 56  $\Omega$ .

## B. DERIVING THE CONVERTER'S DYNAMIC MODEL

The widely used state-space averaging (SSA) technique is employed to derive the steady-state and dynamic models of



**FIGURE 4.** Bode diagram of  $G_{dv}(s)$  for the nominal buck converter highlighting the conjugate pole and ESR zero frequencies.



**FIGURE 5.** Bode diagram of S(s) for the nominal buck converter in case of a unity feedback and a unity modulator's gain.

the buck power-stage. This technique is divided into three stages: (1) formulation, (2) averaging, and (3) linearization, originally reported in [43] and further explained in [44] and [45]. It is also worth noting that a refined version of SSA was reported in [46]. The steady-state  $V_o$  is expressed in (1):

$$V_o = \frac{DR_L}{\eta} \mathbf{x} V_g \tag{1}$$

where *D* is the duty cycle and  $\eta$  is equal to  $(R_L + r_{ds} + r_L)$ . The most important transfer function (TF) in the dynamic model is the duty cycle-to-output voltage,  $G_{dv}(s)$ , which is expressed in (2) in terms of the converter's parameters.

$$G_{dv}(s)$$

$$=\frac{\frac{R_{L}r_{C}V_{g}(R_{L}+r_{L}+r_{ds})}{\eta L_{o}(R_{L}+r_{C})}\left(s+\frac{1}{C_{o}r_{C}}\right)}{s^{2}+\frac{L_{o}+R_{L}C_{o}(r_{C}+\eta-R_{L})+r_{C}C_{o}(\eta-R_{L})}{L_{o}C_{o}(R_{L}+r_{C})}s+\frac{\eta}{L_{o}C_{o}(R_{L}+r_{C})}}$$
(2)

The other TFs describing the dynamic model, such as the input voltage-to-output voltage,  $G_{\nu\nu}(s)$  and the output current-to-output voltage,  $G_{i\nu}(s)$ , which can be found in [44], do not contribute directly to the controller design, however, they can

be used to evaluate the system response. The VFB structure is chosen based on the complexity and shape of  $G_{dv}(s)$ . The parameters from Table 1, at the nominal operating point ( $V_g = 36$  V,  $R_L = 56$   $\Omega$ ), are used to obtain the numeric representation of  $G_{dv}(s)$  as expressed in (3):

$$G_{dv}(s) = \frac{4049.8(s+1.122x10^7)}{s^2 + 3237s + 1.264x10^9}$$
(3)

Apparently,  $G_{dv}(s)$  consists of one zero and two complex conjugate poles, located at 1.786 MHz and 5.658 kHz, respectively, as shown in Fig. 4. It is worth noting that pole locations deviate (by < 0.1%) from their nominal values across the full range of  $V_g$  and  $R_L$  combinations. Given this negligible change, we can assume that using the nominal system is representative of all the other combinations.

### C. CHOOSING THE FEEDBACK CONTROLLER STRUCTURE

The VFB controller structure plays a pivotal role in the converter's closed-loop operation. Its parameters are selected to ensure optimal phase margin ( $\phi_M$ ), gain margin ( $A_M$ ), and bandwidth (BW) to achieve reliable dynamic performance. Also, when considering controller robustness, it is important to account for the sensitivity of the closed-loop system to parametric changes and line variations. This sensitivity, represented by S(s) in (4), shows the impact of the feedback on the output [47], where  $G_C(s)$  is the compensator's TF and L(s) is the system's open-loop gain.

$$S(s) = \frac{1}{1 + G_C(s)G_{d\nu}(s)} = \frac{1}{1 + L(s)}$$
(4)

In the buck converter under study,  $r_C$  is very small (~ 2.7 m $\Omega$ ), leading to a high-frequency zero (Z<sub>ESR</sub>) that does not benefit the converter in boosting  $\phi_M$  as shown in Fig. 4. In addition, assuming  $G_C(s) = 1$ , the maximum sensitivity ( $M_s$ ), defined by (5) and highlighted in Fig. 5, reaches 28.8. This is clearly higher than commonly reported values of 1.1 to 2 [47], [48], compromising the disturbance rejection post the crossover frequency ( $\omega_{co}$ ). Therefore, at least a 2<sup>nd</sup> order controller is essential to appropriately shape S(s) and introduce a low-frequency zero to boost  $\phi_M$ . A type-III compensator, serving as the VFB controller, is adopted to enhance both the  $\phi_M$  and BW of the closed-loop system and properly shape S(s) [49]. Its TF is shown in (6) and it comprises one pole at the origin ( $\omega_{p0}$ ), two additional poles ( $\omega_{p1}, \omega_{p2}$ ), and two zeroes ( $\omega_{z1}, \omega_{z2}$ ).

$$M_s = \max |S(s)| = \max \left| \frac{1}{1 + L(s)} \right| \tag{5}$$

$$G_C(s) = \frac{\left(\frac{s}{\omega_{z1}} + 1\right)\left(\frac{s}{\omega_{z2}} + 1\right)}{\frac{s}{\omega_{p0}}\left(\frac{s}{\omega_{p1}} + 1\right)\left(\frac{s}{\omega_{p2}} + 1\right)}$$
(6)

The SBL approach facilitates the effective combination of IVFF and VFB by graphically representing IVFF's impact on the closed-loop system stability. This aids in selecting the optimal VFB parameters to achieve enough stability while maintaining  $M_s$  within the 1.1 to 2 range. However, this



FIGURE 6. Diagram of the PWM modulator for a buck converter: (a) without IVFF, and (b) with IVFF.



FIGURE 7. Complete dynamic model of the closed-loop buck converter system with combined IVFF and VFB.

approach only yields two equations. Thus, one of the two zeros in  $G_C(s)$ ,  $\omega_{z1}$ , is treated as a variable for phase shaping, and the pole  $\omega_{p0}$ , which significantly affects the speed of the controller [49], is chosen as the second variable. The other parameters ( $\omega_{z2}$ ,  $\omega_{p1}$ ,  $\omega_{p2}$ ) of  $G_C(s)$  are chosen to be fixed.

**D.** SELECTING THE COMPENSATOR'S FIXED PARAMETERS To simplify the parameter selection process,  $G_C(s)$  can be considered as two cascaded controllers,  $G_{C1}(s)$  and  $G_{C2}(s)$ , without any loss of generality [25]. Both  $G_{C1}(s)$  and  $G_{C2}(s)$ are defined in (7), where the parameters  $k_p$  and  $k_i$  are equal to  $\omega_{p0}/\omega_{z1}$  and  $\omega_{p0}$ , respectively.

$$G_{C1}(s) = \frac{\left(k_p s + k_i\right)}{s}, G_{C2}(s) = \frac{\left(\frac{s}{\omega_{c2}} + 1\right)}{\left(\frac{s}{\omega_{p1}} + 1\right)\left(\frac{s}{\omega_{p2}} + 1\right)}$$
(7)

As noted, the parameters of  $G_{C1}(s)$  are graphically determined using the SBL approach, while those of  $G_{C2}(s)$  adhere to a fixed criterion based on the pole-zero locations and the frequency response of  $G_{dv}(s)$  of the nominal system. In our buck converter,  $G_{dv}(s)$ 's phase rolls quickly to  $-180^{\circ}$  post the conjugate pole (P<sub>Conjugate</sub>), as shown in Fig. 4. So,  $\omega_{z2}$ is selected at this frequency to provide a 90° phase boost and prevent the descent to  $-180^{\circ}$ . For high-frequency robustness and noise attenuation,  $\omega_{p1}$  is selected to cancel the highfrequency Z<sub>ESR</sub>. Finally,  $\omega_{p2}$  is selected at half of  $F_{sw}$  (equal to 0.5 MHz) of the buck converter system to maintain higher closed-loop *BW*.

## E. APPLYING THE STABILITY BOUNDARY LOCUS APPROACH

Before applying the SBL approach to select the variable parameters, the PWM modulator's dynamic model is derived at first to account for its contribution in L(s).

### 1) MODULATOR'S DYNAMIC MODEL

For a standalone VFB, a typical PWM modulator is used. This modulator comprises a comparator with the control voltage  $(V_c)$  on its +ve input and a fixed-amplitude sawtooth signal  $(V_{ramp})$  with amplitude  $(V_{pk})$  on its -ve input, as shown in Fig. 6(a). In this case, *D* is equal to  $V_c$  divided by the peak change in  $V_{ramp}$  as in (8). Thus, the modulator's small-signal model can be represented by a constant gain (k), which is the inverse of  $V_{pk}$  as given in (9).

$$D = \frac{V_c}{\Delta V_{ramp}} = \frac{V_c}{V_{pk}} \tag{8}$$

$$k = \frac{\partial D}{\partial V_c} = \frac{1}{V_{pk}} \tag{9}$$

On the other hand, when IVFF and VFB jointly regulate the buck converter,  $V_{pk}$  is designed proportional to  $V_g$  [10], as shown in Fig. 6(b). Consequently, D rapidly changes to counteract variations in  $V_g$ , adjusting the generated PWM cycle-by-cycle as defined in (10). The small-signal model for this modulator is derived from the first-order terms in the Taylor series expansion of (10), as given in (11). The hat symbol ( $\hat{O}$  denotes small-signal values. This model is represented by two gains,  $k_1$  and  $k_2$ , defined in (12), which correlate the small changes in D to those in  $V_c$  and  $V_g$ , respectively. Here,  $k_f$  is the IVFF scaling factor.

$$D = \frac{V_c}{\Delta V_{ramp}} = \frac{V_c}{k_f V_g} \tag{10}$$

$$\hat{D} = \frac{\partial D}{\partial V_c} \hat{V}_c + \frac{\partial D}{\partial V_g} \hat{V}_g = k_1 \hat{V}_c + k_2 \hat{V}_g$$
(11)

$$k_1 = \frac{1}{k_f V_g}, k_2 = \frac{-V_c}{k_f V_g^2} = -\frac{Dk_f V_g}{k_f V_g^2} = \frac{V_o}{V_g^2}$$
(12)

The full dynamic model of the buck converter system combining both IVFF and VFB is shown in Fig. 7. The buck power-stage is represented by the three TFs:  $G_{dv}(s)$ ,  $G_{vv}(s)$ , and  $G_{iv}(s)$ . The compensator is represented by  $G_{C1}(s)$  and  $G_{C2}(s)$  given in (7), while the IVFF-based PWM modulator is represented by the two gains ( $k_1$  and  $k_2$ ). Past studies often overlooked the impact of IVFF on the open-loop gain L(s), leading to the independent design of VFB and IVFF. However, IVFF does influence L(s), particularly as its gain  $k_1$  forms part of L(s) as seen in (13). This gain varies with the value of  $V_g$  and  $k_f$  as per (12), which can result in an unstable system if not considered in the VFB design.

$$L(s) = k_1 G_{C1}(s) G_{C2}(s) G_{dv}(s)$$
(13)

## 2) STABILITY BOUNDARY LOCUS APPROACH

The SBL approach [26] is used to analyze the closed-loop system, aiming to identify the possible  $(k_p, k_i)$  combinations that achieve a specific level of stability with  $\phi_M$  and  $A_M$  exceeding certain values. In addition, the effect of combining IVFF with VFB on the stability can be visualized, enabling the selection of optimal control parameters. The dynamic model, shown in Fig. 7, is used to derive the system

closed-loop TF from  $\hat{V}_{ref}$  (s) to  $\hat{V}_o$  (s), as defined in (14).

$$\frac{\hat{V}_o(s)}{\hat{V}_{ref}(s)} = \frac{L(s)}{1+L(s)} = \frac{k_1 G_{C1}(s) G_{C2}(s) G_{dv}(s)}{1+k_1 G_{C1}(s) G_{C2}(s) G_{dv}(s)}$$
(14)

The TFs,  $G_{C2}(s)$  and  $G_{dv}(s)$ , are combined to form the system TF,  $G_{sys}(s)$ , given in (15). Here,  $N_e$  and  $N_o$  are the numerator's even and odd terms, respectively, while  $D_e$  and  $D_o$  are the denominator's even and odd terms, respectively. Using (7), (14), and (15), the closed-loop characteristic polynomial is derived in (16), given that *s* is substituted by  $j\omega$ , where *j* is the imaginary unit and  $\omega$  stands for the angular frequency. An additional term in (16), the gain-phase tester  $(A_M.e^{-j\phi_M})$ , is added to ensure that the loci resulting from the SBL approach define the boundaries for  $\phi_M$  and  $A_M$ .

$$G_{sys}(s) = G_{C2}(s) G_{dv}(s) = \frac{N(s)}{D(s)} = \frac{N_e + j\omega N_o}{D_e + j\omega D_o}$$
(15)  
$$1 + A_M e^{-j\phi_M} k_1 \left(\frac{j\omega k_p + k_i}{j\omega}\right) \left(\frac{N_e + j\omega N_o}{D_e + j\omega D_o}\right) = 0$$
(16)

To determine the stabilizing  $(k_p, k_i)$  pairs ensuring a Hurwitz stable closed-loop system with specific  $\phi_M$  and  $A_M$ , the characteristic polynomial is expanded. Equating its real and imaginary parts to 0 provides two equations. Solving these for  $k_p$  and  $k_i$  yields the boundary loci equations defined below in (17):

$$k_{p} = \frac{X(\omega) U(\omega) - Y(\omega) R(\omega)}{k_{1} \cdot (Q(\omega) U(\omega) - R(\omega) S(\omega))}$$
$$k_{i} = \frac{Y(\omega) Q(\omega) - X(\omega) S(\omega)}{k_{1} \cdot (Q(\omega) U(\omega) - R(\omega) S(\omega))}$$
(17)

where the terms Q, R, S, U, X, and Y are defined below in (18):

$$Q(\omega) = A_M \left( \omega N_e \sin \phi_M - \omega^2 N_o \cos \phi_M \right)$$
  

$$R(\omega) = A_M \left( N_e \cos \phi_M + \omega N_o \sin \phi_M \right)$$
  

$$S(\omega) = A_M \left( \omega N_e \cos \phi_M + \omega^2 N_o \sin \phi_M \right)$$
  

$$U(\omega) = A_M (\omega N_o \cos \phi_M - N_e \sin \phi_M)$$
  

$$X(\omega) = \omega^2 D_o$$
  

$$Y(\omega) = -\omega D_e$$
(18)

From (17), it is clear that the IVFF gain  $k_1$  impacts the boundary loci's computation. For a desired  $\phi_M$ , we set  $A_M$  to one in (17), while for a desired  $A_M$ , we set  $\phi_M$  to zero in (17) to neutralize the phase-gain tester's exponential term. For the buck case, we can derive generalized expressions for the boundary loci by parameterizing  $G_{dv}(s)$  as shown in (19).

$$G_{dv}(s) = \frac{a_1 s + a_0}{b_2 s^2 + b_1 s + b_0}$$
(19)

Due to the complex algebraic manipulations required, a simple MATLAB<sup>(R)</sup> script is used to solve for the boundary loci, Loc( $k_p$ ,  $k_i$ ), using the parametrized forms of  $G_{C2}(s)$ and  $G_{dv}(s)$ . This yields the locus Loc( $k_{p-\phi_M}$ ,  $k_{i-\phi_M}$ ) for  $\phi_M$ 



**FIGURE 8.** Boundary loci for  $\phi_M \ge 55^\circ$  and  $A_M = \ln f$  at different values of  $V_g$  (which corresponds to different IVFF gain values).

and the locus  $Loc(k_{p-A_M}, k_{i-A_M})$  for  $A_M$ , which are denoted by (20) and (21), respectively:

$$k_{p-\phi_M} = \frac{C_3 C_4 - \omega^2 C_1 C_2}{\omega k_1 \left(\omega^2 + \omega_{z2}^2\right) \left(a_0^2 + a_1^2 \omega^2\right)}$$
$$k_{i-\phi_M} = \frac{C_5 C_4 - \omega^2 C_6 C_2}{\omega k_1 \left(\omega^2 + \omega_{z2}^2\right) \left(a_0^2 + a_1^2 \omega^2\right)}$$
(20)

$$k_{p-A_M} = \frac{C_4 \left(-a_1 \omega^2 + a_0 \omega_{z2}\right) - \omega^2 C_2 \left(a_0 \omega + a_1 \omega \omega_{z2}\right)}{A_M \omega k_1 \left(\omega^2 + \omega_{Z2}^2\right) \left(a_0^2 + a_1^2 \omega^2\right)}$$
$$k_{i-A_M} = \frac{\omega^2 C_4 \left(a_0 + a_1 \omega_{z2}\right) + \omega^3 C_2 \left(-a_1 \omega^2 + a_0 \omega_{z2}\right)}{A_M \omega k_1 \left(\omega^2 + \omega_{z2}^2\right) \left(a_0^2 + a_1^2 \omega^2\right)}$$
(21)

where the coefficients  $C_1$  to  $C_6$  are defined in (22) below:

$$C_{1} = \begin{pmatrix} a_{1}\omega^{2}\sin\phi_{M} + a_{0}\omega\cos\phi_{M} - \\ a_{0}\omega_{z2}\sin\phi_{M} + a_{1}\omega\omega_{z2}\cos\phi_{M} \end{pmatrix}$$

$$C_{2} = \begin{pmatrix} b_{0}\omega_{p1} + b_{0}\omega_{p2} - b_{1}\omega^{2} - \\ b_{2}\omega^{2}\omega_{p1} - b_{2}\omega^{2}\omega_{p2} + b_{1}\omega_{p1}\omega_{p2} \end{pmatrix}$$

$$C_{3} = \begin{pmatrix} a_{0}\omega_{z2}\cos\phi_{M} - a_{1}\omega^{2}\cos\phi_{M} + \\ a_{0}\omega\sin\phi_{M} + a_{1}\omega\omega_{z2}\sin\phi_{M} \end{pmatrix}$$

$$C_{4} = \begin{pmatrix} b_{0}\omega^{3} - b_{2}\omega^{5} + b_{1}\omega^{3}\omega_{p1} + \\ b_{1}\omega^{3}\omega_{p2} - b_{0}\omega\omega_{p1}\omega_{p2} + b_{2}\omega^{3}\omega_{p1}\omega_{p2} \end{pmatrix}$$

$$C_{5} = \begin{pmatrix} \omega\sin\phi_{M} (-a_{1}\omega^{2} + a_{0}\omega_{z2}) - \\ \omega^{2}\cos\phi_{M} (a_{0} + a_{1}\omega_{z2}) \end{pmatrix}$$

$$C_{6} = \begin{pmatrix} \omega\cos\phi_{M} (-a_{1}\omega^{2} + a_{0}\omega_{z2}) + \\ \omega^{2}\sin\phi_{M} (a_{0} + a_{1}\omega_{z2}) \end{pmatrix}$$
(22)

The parameters of  $G_{dv}(s)$  and  $G_{C2}(s)$  are substituted back in (20) and (21), noting that the value of  $k_1$  varies with  $V_g$  and that it is computed based on the parameters of the sawtooth generator circuit designed later in Section IV-B.  $\phi_M$  is set to 55°, while  $A_M$  is set to Inf, which implies that L(s)'s phase will never cross  $-180^\circ$ . Afterwards,  $\omega$  is varied from 0 to 2.5M to draw the boundary loci at  $V_g = 36$  V and 115 V, as shown in Fig. 8. These loci, combined with the  $k_i = 0$  line, divide the  $(k_p, k_i)$  plane into stable and unstable regions relative to selected values of  $\phi_M$  and  $A_M$  [26]. Thus, by sampling a  $(k_p, k_i)$  pair from each region and checking the roots of the characteristic polynomial, stable and unstable regions are identified. For instance, in Fig. 8, at  $V_g = 36$  V, pairs from the shaded region (Re<sub>1</sub>), as P<sub>1</sub>, are guaranteed to achieve  $\phi_M \ge 55^\circ$ , while at  $V_g = 115$  V, pairs from the shaded region (Re<sub>2</sub>), as P<sub>2</sub>, are guaranteed to achieve  $\phi_M \ge 55^\circ$ . Pairs below the dashed line guarantee  $A_M$  to be Inf. Hence, the shaded areas below this dashed line in Fig. 8 guarantee both  $\phi_M \ge 55^\circ$  and  $A_M$  as Inf for the respective  $V_g$  values.

From Fig. 8, it is evident that as  $V_g$  decreases (increases), the stability region (where  $\phi_M \ge 55^\circ$ ) expands (shrinks) to include (exclude) pairs of  $(k_p, k_i)$  that achieve the required stability. This is attributed to the IVFF gain  $(k_1 = 1/k_f V_g)$ which results in an open-loop gain  $L(s) = G_C(s)G_{dv}(s)/k_f V_g$ that varies with changes in  $V_g$  or  $k_f$ . The  $V_g$  term (from  $k_1$ ) is cancelled with the  $V_g$  term in the numerator of  $G_{dv}(s)$ , shown in (2), achieving the main objective of IVFF: making L(s)independent to  $V_g$ . However, a residual  $V_g$ -dependence still exists through  $k_f$ . This factor is equal to  $\alpha\beta$ , where  $\alpha$  is a constant representing the resistive divider used to scale down  $V_g$ , while  $\beta$  is a variable signifying the transfer characteristics of the sawtooth generator used to implement the IVFF. Thus, the effective part of the IVFF gain  $(k_1)$  is  $\beta$ , which decreases nonlinearly with  $V_g$  if conventional sawtooth generators are used as will be detailed later in Fig. 13 of Section IV. This causes the system's dynamic stability to partially depend on  $V_g$ , potentially leading to stability and performance issues if not considered in the combined controller design.

## F. SELECTING THE COMPENSATOR'S VARIABLE PARAMETERS

The selection criteria for the control parameters,  $k_p$  and  $k_i$ , is based on the dynamic properties of the closed-loop system, namely  $\phi_M$ ,  $A_M$ , BW, and  $M_s$ , ensuring a robust controller that remains stable despite L(s) variations with  $V_g$ . Firstly,  $\phi_M$  and  $A_M$  should be at least higher than 55° and 10, respectively, for sufficient stability [49]. Secondly, the BW is constrained by a lower bound of  $3f_0$  (17 kHz) and an upper bound of  $F_{sw}/2$ (500 kHz), where  $f_0$  is the resonance frequency of the output filter. This lower bound ensures having enough system gain to counteract oscillations at  $f_0$  and is recommended to be more than one-tenth of  $F_{sw}$ . Meanwhile, the upper bound is based on the system physical limitations and to reduce susceptibility to high-frequency noise. Lastly,  $M_s$  should be smaller than 2 for robustness against input disturbances and insensitivity to process variations [25], [47].

In Fig. 8, the  $(k_p, k_i)$  pairs in Re<sub>1</sub> (excluding those in Re<sub>2</sub>), such as P<sub>1</sub>, violates the  $\phi_M$  constraint at  $V_g = 115$  V and thus are not selected for  $G_{C1}(s)$ . However, parameters of  $G_{C1}(s)$  are selected from pairs in Re<sub>2</sub> below the  $A_M$  locus to satisfy all the stability requirements. First, a value from the respective  $k_i$  range in Fig. 8 is arbitrarily selected (18k), and  $k_p$  is varied while monitoring the dynamic properties like



FIGURE 9. Plots of the closed-loop dynamic properties (bandwidth, peak sensitivity, and phase margin) at a fixed k<sub>i</sub> of 18000 and a variable k<sub>p</sub>.



**FIGURE 10.** (a) Typical analog realization of type-III compensator using an op-amp [49]. (b) Summary of the selected  $G_C(s)$  parameters and the on-chip passive components' values after optimizing the area.

 $\phi_M$ , *BW*, and  $M_s$  as shown in Fig. 9. The proper  $k_p$  value is then selected so that the dynamic properties are satisfied at the  $V_g$  corner values (36 V, 115 V). Thus, point P<sub>2</sub> ( $k_p =$ 0.53,  $k_i = 18$ k) is selected from Fig. 8. At  $V_g = 36$  V,  $\phi_M$ ,  $A_M$ , *BW*, and  $M_s$  are 72.7°, Inf, 100.6 kHz, and 1.15, respectively, while at  $V_g = 115$  V, they are 59.2°, Inf, 272.8 kHz, and 1.35, respectively. Finally, it is recommended for the dynamic properties to exhibit a minimal variation relative to the  $k_p$  parameter around the selected P<sub>2</sub>, ensuring a robust controller, as observed in Fig. 9.

### **IV. CIRCUIT AND SYSTEM DESIGN**

In this Section, we present the circuit design procedure for implementing the proposed combined controller using the AMS  $0.35-\mu m$  CMOS technology. This technology supports the integration of various active and passive devices with voltage ratings from 3.3 V to 120 V. Additionally, we employ an optimization technique to minimize the on-chip foot-print of the compensator's passive components.

## A. VOLTAGE-MODE FEEDBACK (COMPENSATOR)

The typical analog implementation of a type-III compensator is depicted in Fig. 10(a). It is composed of an op-amp, three capacitors, and four resistors. Usually, designers prefer to place the passive components off-chip to save silicon area and lower the fabrication cost. However, off-chip components are bulky, have increased parametric uncertainties, and can inject significant noise degrading the controller's accuracy and the system's reliability [41]. Accordingly, the technique we proposed in [17] is used to minimize the area of the passive components to allow fully integrating the compensator. Given that (23) represents the TF of the compensator in Fig. 10(a), we can redefine the parameters of  $G_C(s)$ , reported earlier in (6) and summarized in Fig. 10(b), in terms of the passive components' values:  $(C_1, C_2, C_3)$  and  $(R_1, R_2, R_3)$  by mapping to (23). The mapping result is shown in (24), assuming that  $R_1 \gg R_3$  and  $C_2 \gg C_3$ .

$$G_{C}(s) = \frac{V_{c}(s)}{V_{o}(s)}$$
  
=  $\frac{(1 + sC_{1}(R_{1} + R_{3}))(1 + sC_{2}R_{2})}{sR_{1}(C_{3} + C_{2})(1 + sC_{1}R_{3})\left(1 + sR_{2}\frac{C_{2}C_{3}}{C_{2} + C_{3}}\right)}$ (23)

$$\omega_{z1} = \frac{1}{R_2 C_2}, \, \omega_{z2} \approx \frac{1}{R_1 C_1}$$
$$\omega_{p1} = \frac{1}{R_3 C_1}, \, \omega_{p2} \approx \frac{1}{R_2 C_3}, \, \omega_{p0} \approx \frac{1}{R_1 C_2}$$
(24)

Given that the compensator's poles and zeros are already selected, with some algebra, all passive components can be designed based on  $R_1$ 's value as indicated in (25). Hence, the on-chip area of these components is also a function of  $R_1$ . In (25), the ratio (0.0357) between  $R_4$  and  $R_1$  is set based on the nominal  $V_o$  value (28 V) to be scaled down to 1 V in the range of the voltage reference signal ( $V_{ref}$ ).

$$R_{4} = 0.0357R_{1} \quad R_{2} = \frac{\omega_{p0}}{\omega_{z1}}R_{1} \quad R_{3} = \frac{1}{\omega_{p1}C_{1}} = \frac{\omega_{z2}}{\omega_{p1}}R_{1}$$

$$C_{1} = \frac{1}{\omega_{z2}R_{1}} \quad C_{2} = \frac{1}{\omega_{p0}R_{1}} \quad C_{3} = \frac{1}{\omega_{p2}R_{2}} = \frac{\omega_{z1}}{\omega_{p2}\omega_{p0}R_{1}}$$
(25)

By modeling each passive component's layout area, we can optimize  $R_1$  to minimize the compensator's area. Capacitors and resistors from AMS are selected based on their voltage ratings and surface density. High-voltage (HV) capacitors use the "CWPM" type, while low-voltage (LV) capacitors ( $C_2$  and  $C_3$ ) use the "CPOLY" type. Area models for each capacitor type are then derived in terms of the capacitance value ( $C_{val}$ ) as in (26), where  $m_{1-3}$  are constants calculated based on guard ring dimensions, area of metal contacts at the capacitor's terminals, and capacitance per unit area.

Area<sub>Cap</sub> = 
$$\frac{C_{val}}{m_3} + m_1 \sqrt{\frac{C_{val}}{m_3}} + m_2$$
 (26)

High-value resistors ( $R_1$ ,  $R_2$ , and  $R_4$ ) use the "RPOLYH" type, while low-value resistors ( $R_3$ ) use the "RPOLY1" type. Similarly, area models for each resistor type are derived in terms of the resistance value ( $R_{val}$ ) and the number of bends (N) as defined in (27), where  $m_{4-7}$  are constants calculated based on guard ring dimensions, physical spacings between bends, and sheet resistance value.

Area<sub>Res</sub> = 
$$(m_4 + m_5 N) \left( m_6 + \frac{R_{val}}{m_7 (N+1)} \right)$$
 (27)

Now, the total area is determined as a function of  $R_1$  and the number of bends  $(N_i)$  for each resistor  $(R_i)$ , represented as AreaTotal =  $f(R_1, N_1, N_2, N_3, N_4)$ . Using MATLAB<sup>(R)</sup>'s optimization toolbox, this nonlinear multivariable function is minimized to get the smallest possible area. The numerical results are then used to obtain the passive components' final values (reported in Fig. 10(b)), achieving a compensator with very small on-chip area. Figure 11 plots the total area versus  $R_1$  based on the predicted  $N_i$  values, highlighting a calculated minimum area of 0.225 mm<sup>2</sup> at  $R_1 = 2.27$  M $\Omega$ . Notably, a  $\pm 15\%$  deviation from this optimal  $R_1$  value retains a similar total area. Compared to the recommended  $R_1$  value of 200 k $\Omega$ by Texas Instruments [49], our optimal  $R_1$  value of 2.27 M $\Omega$ achieved a significant reduction in the total area of the passive components by 79% (1.072 mm<sup>2</sup> to 0.225 mm<sup>2</sup>). While translating this area reduction directly into monetary savings is challenging within the scope of our academic research project, it is important to note that such reduction would positively impact the non-recurring engineering and volume fabrication costs in a commercial context. To our knowledge, there is no system-related negative impact from choosing  $R_1$ outside the range mentioned in [49]. However, the realized actual area is 0.296 mm<sup>2</sup>, which is slightly higher than the predicted area in Fig. 11. The reason is that some resistors, such as  $R_1$  and  $R_4$ , are divided into smaller parts for matching purposes. Also, floor-planning of different components and circuit blocks results in a slight increase in the area. For detailed area optimization insights, see [17].

## B. INPUT-VOLTAGE FEEDFORWARD

The IVFF controller, which is a major part of our proposed solution, comprises two main blocks as illustrated in Fig. 12. The first block, a resistive divider, is used to scale down  $V_g$  to signal  $V_x$  below 3.3 V. Its dynamic model representation is a constant ( $\alpha$ ) equal to the scaling factor, as defined in (28). The second block, the sawtooth generator, generates a sawtooth signal with its peak proportional to  $V_x$ 's value. Its dynamic model representation is a variable ( $\beta$ ) which links the change in the sawtooth amplitude  $V_{pk}$  to the change in  $V_x$ , as defined



**FIGURE 11.** Calculated on-chip area of the passive components composing the type-III compensator (using predicted values of N<sub>i</sub>).



FIGURE 12. The IVFF implementation comprising a resistive divider block and a sawtooth generator block.

in (29). These two gains combined form the IVFF scaling factor  $k_f = \alpha\beta$ , central to shaping the stability region as explained in Section III. Thus, proper implementation and parameter selection for these blocks are crucial to guarantee the system's stability.

$$\alpha = \frac{R_m}{R_n + R_m} \tag{28}$$

$$\beta = \frac{dV_{pk}}{dV_r} \tag{29}$$

For optimal feedforward compensation,  $V_{pk}$  should be linearly proportional to  $V_g$ , making  $\beta$  constant. Nevertheless, most real-world sawtooth generators are nonlinear in nature resulting in a variable  $\beta$ . While some research, like [22] and [23], aims for sawtooth generators with linear characteristics, these designs are often more complex, in addition, deviations from perfect linearity still exist. For this reason, we have adopted the traditional sawtooth generator circuit from [50], and the inherent nonlinearity is handled during the controller design stage as explained in Section III.

The sawtooth generator circuit is depicted in Fig. 13(a). It is basically a controlled integrator with a reset switch  $(M_{N0})$ . The signal  $V_x$  is processed through an op-amp, creating a proportional current using resistor  $R_t$ . This current is mirrored using  $M_{P1}$  and  $M_{P0}$  to charge capacitor  $C_t$ . Paired with the narrow-pulse generator,  $M_{N0}$  discharges  $C_t$  and resets the output  $V_{saw}$  to zero in sync with the rising edge



**FIGURE 13.** (a) Circuit diagram of the classic sawtooth generator. (b) Simulated transfer characteristics highlighting the input range of importance. (c) Transfer characteristics' derivative representing  $\beta$  in the factor  $k_f$ .

of the input clock  $(V_{clk})$ . This outputs a sawtooth signal matching the  $V_{clk}$  frequency with an amplitude controlled by the input  $V_x$  (i.e., the current I<sub>Charging</sub> and the capacitor Ct). The limits of the common-mode input-voltage range of the designed op-amp are 0.2 V and 2.34 V. This requires the value of  $V_x$  to be within such range for linear operation and to set the voltage-drop on M<sub>N1</sub> and M<sub>P1</sub> so that they operate in saturation. Consequently, the resistors  $R_n$  and  $R_m$ , in Fig. 12, are adjusted to 500 k $\Omega$  and 9.3 k $\Omega$ , respectively, making  $\alpha = 0.01926$ , hence scaling down  $V_g$  from (36 V – 115 V) to (0.66 V – 2.1 V). The values of  $R_t$  and  $C_t$  are set to 60 k $\Omega$  and 12 pF, respectively, so that  $V_{pk}$  approaches VDD of 3.3 V at the upper limit of  $V_x$ , enhancing the modulator's noise immunity. Figure 13(b) shows the simulated transfer characteristics demonstrating the scaled input range and the corresponding  $V_{pk}$  range. The nonlinearity of the sawtooth generator is shown in Fig. 13(c), where  $\beta$  changes from 1.606 to 0.528 when  $V_g$  changes from 36 V to 115 V (corresponding to the two stability regions seen in Fig. 8).



**FIGURE 14.** Sensitivity functions (*S*: nominal,  $S_{\Delta}$ : all combinations of  $\pm$ 20% change in the  $G_C(s)$  parameters).

## C. ROBUSTNESS-FRAGILITY ANALYSIS OF THE CONTROLLER

Designed linear controllers have exact parameter values, which are difficult to achieve due to passive components tolerances and numerical approximations. Fragility analysis is used to assess the impact of controller parameter variations on system robustness. In [51], the delta-epsilon-robustness-fragility index ( $FI_{\Delta 20}$ ), defined in (30), was introduced to measure the loss of robustness due to  $\pm 20\%$  variations of the nominal  $G_C(s)$  parameters. This index categorizes controllers into robustness fragile ( $FI_{\Delta 20} > 0.5$ ), robustness nonfragile ( $0.1 < FI_{\Delta 20} \leq 0.5$ ), and robustness resilient ( $FI_{\Delta 20} \leq 0.1$ ).

$$FI_{\Delta 20} = \left(\frac{M_{s\Delta 20}}{M_{so}} - 1\right) \tag{30}$$

where  $M_{so}$  is the sensitivity function's peak value for the nominal system, and  $M_{s\Delta 20}$  is the sensitivity function's peak value for  $\pm 20\%$  change in the controller's component values. Figure 14 plots the sensitivity function for 729 combinations for  $\pm 20\%$  variations in the controller's passive components  $(S_{\Delta})$ , shown in Fig. 10(a), and for the nominal system (S).  $FI_{\Delta 20}$  is calculated to be 0.13 at  $V_g$  of 36 V and 0.3 at  $V_g$ of 115 V. This makes our designed controller robust nonfragile across its operating range, which is sufficient to obtain robust performance against process variations.

#### D. VOLTAGE CLAMPS AND SR FLIP-FLOP

The complete block diagram of the developed controller chip, interfacing an external buck converter, is shown in Fig. 15. Two voltage-clamps are used to isolate HV from LV circuitry by limiting the propagating signal to 3.3 V. One clamp is placed at the VFB side (right) and the other is placed at the IVFF side (left). Both clamps are composed of ESD diodes that can clamp a voltage up to 80 V. A dual-input analog MUX is used to define two modes of operation: the feedback-only mode (FB) utilizes an external fixed-peak sawtooth signal  $V_{ramp}$ , while the combined feedforward-feedback mode (FF-FB) utilizes the on-chip generated variable-peak sawtooth signal  $V_{saw}$ . This structure allows us to compare the performance of the proposed controller in its ability to improve



FIGURE 15. Block diagram of the controller chip interfacing an external buck converter power-stage.

transient immunity to line variations against the use of a standalone VFB.

The start of the PWM signal duty-cycle is defined by setting an SR flipflop using the narrow pulses from the sawtooth generator block. Afterwards, the sawtooth signal is compared to the slow-moving control signal  $V_c$ . When the former exceeds the latter, the comparator resets the flipflop to define the duty-cycle's end. The flipflop ensures that there is only one pair of set-reset events per switching cycle [52]. Consequently, the modulator cannot change the PWM signal state until the onset of the following clock pulse, which increases the modulator's noise immunity to avoid jitter and instability.

## E. REMARKS ON CONTROLLER AND CIRCUIT DESIGN

To address the stability issues that arise from integrating VFB and IVFF, the controller design methodology proposed in Section III must consider the inherent nonlinearities of the IVFF implementation presented in Section IV. Figure 16 provides a flowchart illustrating the relation between the controller and the circuit design processes and showing the steps taken to ensure a stable and reliable controller design. Assuming the closed-loop system's dynamic model is complete, the SBL approach is applied to identify stability regions within which the optimal (variable) control parameters are selected. It is crucial that this step incorporates the variable IVFF gain  $(k_1)$  determined by the sawtooth circuit implementation, which impact the shape of the generated stability regions. As shown in Fig.16, the IVFF and VFB designs proceed concurrently, given that the IVFF design plays a role in the selection of the control parameters critical for constructing the type-III compensator (VFB core).

#### V. EXPERIMENTAL RESULTS AND DISCUSSION

The proposed combined controller was fabricated in a HV 0.35- $\mu$ m CMOS process. The micrograph of the integrated chip is shown in Fig. 17. The total chip area, including the IO PADs, is 1.8 mm<sup>2</sup>, while the core area of the controller circuit, including the passive components, is 0.438 mm<sup>2</sup>. The controller chip is set up for the regulation of a DC-DC



FIGURE 16. Flowchart relating the controller design to circuit design.



FIGURE 17. Micrograph of the fabricated die (1.2 mm x 1.5 mm) combining VFB and IVFF controllers.

buck converter whose parameters are summarized in Table 1. In the reported experiments, the  $V_g$  signal experiences line variations between 36 V and 115 V in 1 ms transitions, as illustrated in Fig 1. The converter's switching frequency is maintained at 1 MHz.

The experimental setup adopted to test and characterize the performance of the fabricated chip is shown in Fig. 18. The EPC9003C board represents the open-loop power-stage carrying a gate driver, a half-bridge made of two e-GaN power transistors of type EPC2010C, and a low-pass filter comprising  $C_o$  and  $L_o$ . Three parallel capacitors are used to implement  $C_o$  to reduce the effective  $r_C$ , and the output voltage ripple, while handling higher output currents at low losses. The fabricated chip is wire-bonded to a DIP package that is assembled on a custom designed PCB. The Chroma programmable AC power source 61501 is used to generate the required line variations. The DC electronic load EL34243A is used to obtain the desired loads ranging from 25  $\Omega$  to 200  $\Omega$ and to apply the load variations test as well. To characterize the full performance of the proposed controller, we present measurements of the system's transient response to line variations (Fig. 19 and Fig. 20) and load variations (Fig. 24), the system's start-up response (Fig. 22), the steady-state line and load regulation, and the system's power efficiency (Fig. 27).



FIGURE 18. Experimental setup to evaluate the combined controller prototype chip within a DC-DC buck converter system. It highlights the EPC9003C board used as a power-stage, the designed PCB carrying the controller chip, and the equipment used in the reported experiments.





To test the transient immunity of the combined controller against line variations, the closed-loop  $V_o$  response was mea-



**FIGURE 20.** Closed-loop  $V_o$  response to 1 ms falling transition of  $V_g$  from 115 V to 36 V at  $R_L =$  150  $\Omega$ : (a) with FB and (b) with FF-FB, and at  $R_L =$  56  $\Omega$ : (c) with FB and (d) with FF-FB.

sured during 1 ms rising and falling  $V_g$  transitions (36 V  $\leftrightarrow$  115 V). The measurements were performed at various loads



**FIGURE 21.** (a) Absolute spectral power of the  $V_g$  and  $V_o$  signals from Fig. 19(c, d). (b) The frequency attenuation achieved at  $V_o$  with respect to  $V_g$  using both controller modes: FB and FF-FB.

 $(R_L = 150 \ \Omega, 75 \ \Omega, \text{ and } 56 \ \Omega)$  in two operating modes: using only feedback (FB) and using the combined controller (FF-FB). Figure 19 captures the results during the rising transition of  $V_g$ . In FB mode,  $V_o$  displayed voltage spikes up to  $\pm 311$  mV from the 28 V baseline and long recovery times  $(T_{rec})$  up to 1.85 ms, as shown in Fig. 19(a, c). Conversely, FF-FB mode resulted in notably reduced or no spikes and very short  $T_{rec}$  down to zero, as shown in Fig. 19(b, d). Figure 20 captures the results during the falling transition of  $V_g$ . In FB mode,  $V_o$  displayed spikes up to  $\pm 219$  mV and long T<sub>rec</sub> up to 1.355 ms, as shown in Fig. 20(a, c). Conversely, FF-FB mode resulted in very small or no spikes and very short T<sub>rec</sub> down to zero, as shown in Fig. 20(b, d). Overall, FF-FB mode achieved superior transient immunity against line variations by either significantly reducing the voltage spikes amplitude and the recovery time or by entirely eliminating all spikes. It should be noted that the spikes that were considered eliminated had an amplitude as large as the output ripple voltage amplitude ( $\sim 40 \text{ mV}$ ).

Due to the lack of the necessary tools, performing direct frequency domain measurements was challenging. Hence, to provide insights into the system's frequency characteristics, we adopted an indirect approach. The closed-loop  $V_o$  responses for the rising transition of  $V_g$  at  $R_L = 56 \Omega$ , shown in Fig. 19(c, d), were sampled and extracted for further analysis in the frequency domain. The MATLAB<sup>®</sup> 's



**FIGURE 22.** Closed-loop  $V_o$  startup response for  $V_g$  of 56 V at  $R_L = 150 \Omega$  (a) with FB and (b) with FF-FB, and at  $R_L = 56 \Omega$  (c) with FB and (d) with FF-FB.



**FIGURE 23.** Example of improvement calculation for  $\pm$ ve spikes using the formula in (31) for existing ripple voltage in both features.

spectral analysis tool is used to quantify the frequency content inherent in each signal. This tool uses the Discrete Fourier Transform to convert time-series waveforms into their frequency counterparts. Figure 21(a) shows the absolute spectral

| Response Type            | Rising Transition |                       | Falling Transition |                       | Startup         |                       |  |  |  |
|--------------------------|-------------------|-----------------------|--------------------|-----------------------|-----------------|-----------------------|--|--|--|
| $R_L = 150 \Omega$       |                   |                       |                    |                       |                 |                       |  |  |  |
| Measurement Type         | FB / FF-FB        | Improvement           | FB / FF-FB         | Improvement           | FB / FF-FB      | Improvement           |  |  |  |
| Overshoot (+ve Spike)    | (200 / 153) mV    | 29.4 % <sup>(1)</sup> | (117 / 40) mV      | 100 % <sup>(1)</sup>  | (2.34 / 1.25) % | 46.6 % <sup>(2)</sup> |  |  |  |
| Undershoot (-ve Spike)   | (311 / 74) mV     | 87.5 % <sup>(1)</sup> | (219 / 72) mV      | 82.1 % <sup>(1)</sup> | (0.88 / 0.61) % | 30.7 % <sup>(2)</sup> |  |  |  |
| Recovery (Settling) Time | (1.85 / 0.38) ms  | 79.5 % <sup>(2)</sup> | (1.245 / 0.13) ms  | 89.6 % <sup>(2)</sup> | (593 / 300) µs  | 49.4 % <sup>(2)</sup> |  |  |  |
| $R_L = 75 \Omega$        |                   |                       |                    |                       |                 |                       |  |  |  |
| Measurement Type         | FB / FF-FB        | Improvement           | FB / FF-FB         | Improvement           | FB / FF-FB      | Improvement           |  |  |  |
| Overshoot (+ve Spike)    | (230 / 40) mV     | 100 % <sup>(1)</sup>  | (169 / 40) mV      | 100 % <sup>(1)</sup>  | (1.9 / 1.22) %  | 35.8 % <sup>(2)</sup> |  |  |  |
| Undershoot (-ve Spike)   | (319 / 40) mV     | 100 % <sup>(1)</sup>  | (200 / 60) mV      | 87.5 % <sup>(1)</sup> | (0.76 / 0.41) % | 46.1 % <sup>(2)</sup> |  |  |  |
| Recovery (Settling) Time | (1.825 / 0) ms    | 100 % <sup>(2)</sup>  | (1.355 / 0.09) ms  | 93.4 % <sup>(2)</sup> | (528 / 289) µs  | 45.3 % <sup>(2)</sup> |  |  |  |
| $R_L = 56 \Omega$        |                   |                       |                    |                       |                 |                       |  |  |  |
| Measurement Type         | FB / FF-FB        | Improvement           | FB / FF-FB         | Improvement           | FB / FF-FB      | Improvement           |  |  |  |
| Overshoot (+ve Spike)    | (203 / 40) mV     | 100 % <sup>(1)</sup>  | (74 / 40) mV       | 100 % <sup>(1)</sup>  | (2.55 / 1.23) % | 51.8 % <sup>(2)</sup> |  |  |  |
| Undershoot (-ve Spike)   | (217 / 40) mV     | 100 % <sup>(1)</sup>  | (193 / 40) mV      | 100 % <sup>(1)</sup>  | (0.97 / 0.59) % | 37.1 % <sup>(2)</sup> |  |  |  |
| Recovery (Settling) Time | (1 / 0) ms        | 100 % <sup>(2)</sup>  | (1.21 / 0) ms      | 100 % <sup>(2)</sup>  | (517 / 367) µs  | 39.2 % <sup>(2)</sup> |  |  |  |

TABLE 2. Summary of the improvement in transient response achieved by using the combined controller.

<sup>(1)</sup> Calculated using the formula in (31), <sup>(2)</sup> Calculated using the formula in (32)



**FIGURE 24.** Closed-loop  $V_o$  response as  $R_L$  undergoes 150  $\mu$ s transitions: (a) 200  $\Omega \leftrightarrow 80 \Omega$  and (b) 200  $\Omega \leftrightarrow 40 \Omega$ .

power content of the  $V_g$  and  $V_o$  signals. It indicates that during the FF-FB mode of operation, frequencies near DC were attenuated by 25 dB to 50 dB more than when using the FB mode. The attenuation of the different input frequencies achieved by both controllers is plotted with respect to  $V_g$ in Fig. 21(b), emphasizing the improved immunity to line variations achieved by FF-FB mode.

The closed-loop  $V_o$  startup response was also measured with  $V_g$  set to 56 V at various loads ( $R_L = 150 \ \Omega$ , 75  $\Omega$ , and 56  $\Omega$ ). Figure 22 shows the measurement results for the startup response for both FB and FF-FB modes. In FB mode,  $V_o$  had an overshoot (+Ovr) as high as 2.55% and an undershoot (-Ovr) as low as 0.97% from the 28 V baseline with a settling time (T<sub>set</sub>) up to 593  $\mu$ s, as shown in Fig. 22(a, c). In FF-FB mode,  $V_o$  had a reduced +Ovr (< 1.25%) and -Ovr (< 0.61%) with T<sub>set</sub> < 367  $\mu$ s at different  $R_L$  as shown in Fig. 22(b, d). Clearly, the system achieved better startup response with reduced +Ovr, -Ovr, and T<sub>set</sub> at the different loads while operating in FF-FB mode. It is notable also that the performance of both modes was very good in terms of the fast, almost critically damped, startup regardless of the big +Ovr (~ 63 V) and -Ovr (~22 V) in  $V_g$ .

To quantify the improvement achieved by operating in the FF-FB mode over the FB mode, the different features (+Ovr, –Ovr,  $T_{set}$ , ±ve spikes,  $T_{rec}$ ) of the measured transient responses for both modes were extracted and summarized in Table 2. Afterwards, the improvement for the  $\pm ve$  spike features of both falling and rising transitions is calculated using (31), where  $P_{FB}$  is a feature of a FB mode response,  $P_{FF-FB}$  is the same feature of an FF-FB mode response, and  $A^+_{ripple}$  is the measured amplitude of the ripple voltage  $(\sim 40 \text{ mV})$ . The improvement for the rest of the features is calculated using (32). In (31), the term  $A_{ripple}^+$  is subtracted in the denominator as it represents a common value found in both  $P_{FB}$  and  $P_{FF-FB}$ . Figure 23 shows an example of calculating the improvement using the formula in (31) for clarification. The calculated improvements at the different loads ( $R_L = 150 \ \Omega$ , 75  $\Omega$ , and 56  $\Omega$ ) are summarized in Table 2 as well. The FF-FB mode shows up to 100% improvement in most of the cases compared to the FB mode.

$$\text{Improvement}_{1} = \frac{|P_{FB} - P_{FF} - FB|}{P_{FB} - A_{ripple}^{+}} \times 100\%$$
(31)

$$\text{Improvement}_2 = \frac{|P_{FB} - P_{FF-FB}|}{P_{FB}} \times 100\%$$
(32)



**FIGURE 25.** Closed-loop steady-state measurement of  $V_o$  versus  $I_o$  at nominal  $V_g$  = 36 V.

The closed-loop  $V_o$  transient response was also tested against load variations taking place in 150  $\mu$ s transitions with  $V_g$  set to 36 V. Figure 24(a) shows that  $V_o$  changed by 0.36 V during a (200  $\Omega \leftrightarrow 80 \Omega$ ) load variation which corresponds to a 205 mA change in  $I_o$ . While Fig. 24(b) shows that  $V_o$ changed by 0.84 V during a (200  $\Omega \leftrightarrow 40 \Omega$ ) load variation which corresponds to a 535 mA change in  $I_o$ . Clearly, the closed-loop system was stable during the load variations test, and it eliminated any  $\pm ve$  spikes in  $V_o$ . The change in  $V_o$ reflects the steady-state load regulation performance of the system which is further characterized in Fig. 25.

To characterize the steady-state load regulation of the closed-loop system,  $V_o$  is measured at different values of  $I_o$  ranging from 140 mA to 1.1 A (i.e.,  $R_L = 200 \ \Omega$  to 25  $\Omega$ ) at fixed  $V_g$  of 36 V, as shown in Fig. 25. The change in  $V_o$  is  $\Delta V_o = 27.97 - 26.54 = 1.43$  V, which corresponds to a change in  $R_L$  from 200  $\Omega$  to 25  $\Omega$ . Thus, the steady-state load regulation is calculated based on (33) [12], and is equal to 4.98%, where  $V_{o-nominal}$  is the nominal output voltage (28 V). This change in  $V_o$  can be avoided by changing  $V_{ref}$ , according to the load value, to put  $V_o$  back at 28 V.

Load Regulation (%) = 
$$\frac{\Delta V_o}{V_{o-nominal}} \times 100\%$$
 (33)

To characterize the steady-state line regulation of the closed-loop system,  $V_o$  is measured at different values of  $V_g$  ranging from 36 V to 100 V at  $R_L = 56 \Omega$  (i.e., at  $I_o = 0.5$  A), as shown in Fig. 26. It is observed that the value of  $V_o$  decreases first and then increases as the value of  $V_g$  increases. The maximum change found in the output voltage is  $\Delta V_o = 28.004 - 27.978 = 0.026$  V, while the maximum change found in  $V_g$  is  $\Delta V_g = 100 - 36 = 64$  V. Therefore, the steady-state line regulation per 1 V change of  $V_g$  is calculated based on (34) [12], and is equal to 0.00146 %/V.

Line Regulation(%/V) = 
$$\frac{\Delta V_o}{V_{o-nominal}} x \frac{1}{\Delta V_g} x 100\%/V$$
 (34)

The efficiency of the closed-loop system ( $\eta$ ) is evaluated at different  $V_g$  values (36 V and 56 V) across the required range of  $I_o$  from 140 mA to 1.1 A, corresponding to  $R_L$  values from 200  $\Omega$  to 25  $\Omega$ , and depicted in Fig. 27. A peak  $\eta$  of 95.143%



**FIGURE 26.** Closed-loop steady-state measurement of  $V_o$  versus  $V_g$  at nominal  $R_L = 56 \ \Omega$ .



**FIGURE 27.** Measured closed-loop system efficiency at  $V_g = 36$  V and  $V_g = 56$  V across the required  $I_o$  range (140 mA - 1.1 A).

is achieved at  $V_g$  of 36 V and  $I_o$  of 695 mA. However,  $\eta$  degrades as  $V_g$  increases. The main source of this efficiency drop is the Miller coupling via the gate-drain capacitance of the e-GaN power transistors (Q<sub>H</sub>, Q<sub>L</sub>) in the half-bridge. This coupling causes peak currents into the power transistor's gate, increasing the risk of partial unintended turn-on due to the employed unipolar gate driving scheme. This results in small shoot-through currents diminishing the efficiency [53]. Such issue can be addressed by adopting bipolar or three-level gate driving architectures, as reported in [54].

Finally, the performance of the buck converter system is summarized and compared with similar works in literature in Table 3. This table starts by listing the system design parameters ( $V_g$ ,  $V_o$ ,  $F_{sw}$ ,  $R_L$ ) and the type of control used. In [55], CFB control is used, while both [41] and [56] use VFB control. Although [41] introduces a new compensator to reduce the integration area, our proposed controller's area is comparable thanks to the area-optimization step performed. Afterwards, the table shows the transient and steady-state performances summary. Our system stands out with a robust transient response, experiencing no spikes during step changes in  $R_L$  or  $V_g$ . However, the steady-state load regulation is slightly higher due to the IR drop in the electronic load wiring, which probably affects the actual  $V_o$ value seen by the VFB. Overall, our system performs well,

 TABLE 3. Summary of buck converter and controller performance.

| Reference                                                                                                                          | [55]                                                                          | [41]                                  | [56]                                       | This Work                                                                       |
|------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|---------------------------------------|--------------------------------------------|---------------------------------------------------------------------------------|
| Technology                                                                                                                         | FPGA                                                                          | 0.35                                  | 0.25 HV                                    | 0.35 HV                                                                         |
| Controller                                                                                                                         | CFB                                                                           | VFB                                   | VFB                                        | VFB + IVFF                                                                      |
| F <sub>sw</sub> (MHz)                                                                                                              | 0.2                                                                           | 1                                     | 0.5                                        | 1                                                                               |
| $\mathbf{V}_{\mathbf{g}}\left(\mathbf{V} ight)$                                                                                    | 33 - 55                                                                       | 3.6                                   | 9 - 21                                     | 36 - 115                                                                        |
| $\mathbf{V}_{0}\left(\mathbf{V} ight)$                                                                                             | 28                                                                            | 2.5                                   | 6                                          | 28                                                                              |
| $\mathbf{R}_{L}(\Omega)$                                                                                                           | 10 - 1000                                                                     | 2.5 - 50                              | 30 - 300                                   | 25 - 200                                                                        |
| Core Area (mm <sup>2</sup> )                                                                                                       | N/A                                                                           | 0.38 <sup>(A)</sup>                   | 1.22 <sup>(A)</sup>                        | 0.438                                                                           |
| Phase Margin <sup>(B)</sup>                                                                                                        | 60°                                                                           | 65°                                   | 76°                                        | 72.7°                                                                           |
| Bandwidth (kHz)                                                                                                                    | N/A                                                                           | 200                                   | N/A                                        | 100                                                                             |
| Line Reg. <sup>(C)(D)</sup> (mV/V)                                                                                                 | 1.14 <sup>(A)</sup><br>@ 2.8A                                                 | 12<br>@ 500mA                         | 5.4<br>@ 500mA                             | 0.406<br>@ 500mA                                                                |
| Load Reg. <sup>(B)(E)</sup> (%)                                                                                                    | 0.25 <sup>(A)</sup>                                                           | 0.4                                   | 0.3                                        | 4.98                                                                            |
| $ \begin{array}{l} \text{Line Transient}^{(C)}\left(V\right) \\ \pm \text{Spike } (mV) \\ T_{rec} \left(\mu s\right) \end{array} $ | $\begin{array}{c} 33 \leftrightarrow 55 \\ \pm 240 \\ 2500^{(A)} \end{array}$ | N/A                                   | N/A                                        | $\begin{array}{c} 36 \leftrightarrow 115 \\ \pm 1^{(F)} \\ 1^{(F)} \end{array}$ |
| $ \begin{array}{c} \textbf{Load Transient}^{(B)}(mA) \\ \pm \text{Spike } (mV) \\ T_{rec} \ (\mu s) \end{array} $                  | $\Delta = \pm 1400$ $\pm 280$ $1500$                                          | $\Delta = \pm 950$ $\pm 48$ $80 - 85$ | $\Delta = \pm 980$<br>$\pm 250$<br>26 - 30 | $\begin{array}{c} \Delta = \pm 535 \\ \pm 1^{(F)} \\ 1^{(F)} \end{array}$       |
| Peak Efficiency (%)                                                                                                                | N/A                                                                           | 94<br>@ 500mA                         | 86.4<br>@ 500mA                            | 95.143<br>@ 659mA                                                               |
| FOM                                                                                                                                | N/A                                                                           | 0.63                                  | 3.30                                       | 57.48                                                                           |

<sup>(A)</sup> Estimated value, <sup>(B)</sup> At nominal V<sub>g</sub>, <sup>(C)</sup> At nominal R<sub>L</sub>, <sup>(D)</sup> Law =  $\Delta V_0 / \Delta V_g$ , <sup>(E)</sup> Law =  $\Delta V_0 / V_{o-nominal} * 100$ , <sup>(F)</sup> Value is set to 1 as no ±ve spikes are detected.

achieving the highest figure of merit (FOM) when compared to other works, according to (35). The used FOM considers the different system performance metrics in a way where higher values indicate better overall performance.

$$FOM = \frac{(\text{Peak Efficiency}) \text{ (Step Load Change)}}{(\text{Line Reg.}) \text{ (Load Reg.) } (T_{rec} x F_{sw}) \text{ (Core Area)}}$$
(35)

## **VI. CONCLUSION**

In this paper, we introduced a systematic method to merge and integrate input-voltage feedforward (IVFF) and voltage-mode feedback (VFB) controllers. This method effectively addresses the closed-loop dynamic challenges and stability issues stemming from such combination. It uses the stability boundary locus technique to analyze the impact of the IVFF gain variations on system stability. This analysis guides the selection of the VFB control parameters, ensuring robust controller performance even when conventional sawtooth generators are used. Our comprehensive approach not only handles the controller design but also optimizes the passive components comprising the type-III compensator, achieving full integration while minimizing the Silicon area footprint. Furthermore, the designed controller was proved to be robust and non-fragile against process variations. Our controller prototype, fabricated using the AMS 0.35- $\mu$ m technology, was tested while regulating a synchronous DC-DC buck converter, showing excellent transient immunity to overvoltage surges of up to 115 V (80 V/ms) and abrupt load variations of up to 535 mA/150 $\mu$ s across a wide range of loads (25  $\Omega \leftrightarrow 150 \Omega$ ). Comparative tests between our combined controller and a standalone VFB revealed a significant improvement in transient performance reaching up to 100% (complete suppression of unwanted transients).

As a future work, uncertainty in the DC-DC converter's components will be considered to design more robust controllers. In addition, we plan to extend the design method for higher-order DC-DC converters to handle input supply spikes or surges above or under the nominal output value. Moreover, incorporating an integrated three-level gate driver is a planned step to optimize the driving process of the e-GaN power transistors.

## ACKNOWLEDGMENT

The authors would like to acknowledge the access to fabrication and CAD tools provided by CMC Microsystems. They would also like to acknowledge the helpful comments from Prof. Yves Audet and Prof. Benoit Gosselin.

## REFERENCES

- [1] M. Ali, A. Hassan, M. Honarparvar, M. Nabavi, Y. Audet, M. Sawan, and Y. Savaria, "A versatile SoC/SiP sensor interface for industrial applications: Implementation challenges," *IEEE Access*, vol. 10, pp. 24540–24555, 2022, doi: 10.1109/ACCESS.2022.3152379.
- [2] A. Abuelnasr, M. Amer, M. Ali, A. Hassan, B. Gosselin, A. Ragab, and Y. Savaria, "Delay mismatch insensitive dead time generator for high-voltage switched-mode power amplifiers," *IEEE Trans. Circuits Syst. I, Reg. Papers*, vol. 70, no. 4, pp. 1555–1565, Apr. 2023, doi: 10.1109/TCSI.2022.3232074.
- [3] D. M. Bellur and M. K. Kazimierczuk, "DC–DC converters for electric vehicle applications," in *Proc. Electr. Insul. Conf. Electr. Manuf. Expo.*, Oct. 2007, pp. 286–293, doi: 10.1109/EEIC.2007.4562633.
- [4] A. I. Omar, M. Mohsen, M. A. Abd-Allah, Z. M. S. Elbarbary, and A. Said, "Induced overvoltage caused by indirect lightning strikes in large photovoltaic power plants and effective attenuation techniques," *IEEE Access*, vol. 10, pp. 112934–112947, 2022, doi: 10.1109/ACCESS.2022.3216866.
- [5] IEEE Standard for Transient Overvoltage Protection of DC Electrification Systems by Application of DC Surge Arresters, IEEE Standard 1627-2019, 2019.
- [6] Environmental Conditions and Test Procedures for Airborne Equipment, document RTCA/DO-160F, RTCA, Washington, DC, USA, 2007.
- [7] Y. R. Tagore, K. Rajani, and K. Anuradha, "Dynamic analysis of solar powered two-stage DC–DC converter with MPPT and voltage regulation," *Int. J. Dyn. Control*, vol. 10, no. 6, pp. 1745–1759, Dec. 2022, doi: 10.1007/s40435-022-00930-8.
- [8] Y. Bao, L. Y. Wang, C. Wang, J. Jiang, C. Jiang, and C. Duan, "Adaptive feedforward compensation for voltage source disturbance rejection in DC–DC converters," *IEEE Trans. Control Syst. Technol.*, vol. 26, no. 1, pp. 344–351, Jan. 2018, doi: 10.1109/TCST.2017.2661829.
- [9] F. Blaabjerg, Control of Power Electronic Converters and Systems. Amsterdam, The Netherlands: Elsevier, 2021, doi: 10.1016/c2018-0-05421-3.
- [10] B. Arbetter and D. Maksimovic, "Feedforward pulse width modulators for switching power converters," *IEEE Trans. Power Electron.*, vol. 12, no. 2, pp. 361–368, Mar. 1997, doi: 10.1109/63.558767.
- [11] V. Repecho, D. Biel, J. M. Olm, and E. F. Colet, "Switching frequency regulation in sliding mode control by a hysteresis band controller," *IEEE Trans. Power Electron.*, vol. 32, no. 2, pp. 1557–1569, Feb. 2017, doi: 10.1109/TPEL.2016.2546382.
- [12] R. Ramos, V. Repecho, and D. Biel, "Current-limited suboptimal sliding mode control for voltage-regulated synchronous buck converters," *IEEE Trans. Power Electron.*, vol. 37, no. 11, pp. 13081–13090, Nov. 2022, doi: 10.1109/TPEL.2022.3176022.
- [13] S.-K. Kim and K.-B. Lee, "Robust feedback-linearizing output voltage regulator for DC/DC boost converter," *IEEE Trans. Ind. Electron.*, vol. 62, no. 11, pp. 7127–7135, Nov. 2015, doi: 10.1109/TIE.2015.2443102.
- [14] R. Errouissi, H. Shareef, A. Viswambharan, and A. Wahyudie, "Disturbance-observer-based feedback linearization control for stabilization and accurate voltage tracking of a DC–DC boost converter," *IEEE Trans. Ind. Appl.*, vol. 58, no. 5, pp. 6687–6700, Sep. 2022, doi: 10.1109/TIA.2022.3183040.

- [15] M. Amer, A. Abuelnasr, A. Ragab, A. Hassan, M. Ali, B. Gosselin, M. Sawan, and Y. Savaria, "Design and analysis of combined inputvoltage feedforward and PI controllers for the buck converter," in *Proc. IEEE Int. Symp. Circuits Syst. (ISCAS)*, May 2021, pp. 1–5, doi: 10.1109/ISCAS51556.2021.9401648.
- [16] M. K. Kazimierczuk and A. J. Edstrom, "Open-loop peak voltage feedforward control of PWM buck converter," *IEEE Trans. Circuits Syst. I, Fundam. Theory Appl.*, vol. 47, no. 5, pp. 740–746, May 2000, doi: 10.1109/81.847879.
- [17] M. Amer, M. Ali, A. Abuelnasr, A. Hassan, M. Nabavi, Y. Savaria, and M. Sawan, "Fully integrated dual-channel gate driver and area efficient PID compensator for surge tolerant power sensor interface," in *Proc. 18th IEEE Int. New Circuits Syst. Conf. (NEWCAS)*, Jun. 2020, pp. 166–169, doi: 10.1109/NEWCAS49341.2020.9159789.
- [18] L. Xinquan, W. Yi, Y. Bing, and W. Hongyi, "The design of a novel feedforward control circuit for DC–DC converter," in *Proc. 6th Int. Conf. ASIC*, vol. 2, Nov. 2005, pp. 576–579, doi: 10.1109/icasic.2005.1611394.
- [19] D. Doliya, "Feedback and feedforward control of buck converter with parasitics," in *Proc. 2nd IEEE Int. Conf. Recent Trends Electron., Inf. Commun. Technol. (RTEICT)*, May 2017, pp. 471–475, doi: 10.1109/RTE-ICT.2017.8256641.
- [20] M. Karppanen, T. Suntio, and M. Sippola, "Dynamical characterization of input-voltage-feedforward-controlled buck converter," *IEEE Trans. Ind. Electron.*, vol. 54, no. 2, pp. 1005–1013, Apr. 2007, doi: 10.1109/TIE.2007.892732.
- [21] J. Yang, "Analysis and performance evaluation of nonlinear ramp feedforward compensation for PWM buck or buck-derived converters," in *Proc. IEEE Int. Symp. Ind. Electron.*, Jun. 2007, pp. 742–746, doi: 10.1109/ISIE.2007.4374689.
- [22] Y. Bing, L. Xinquan, and Z. Lingling, "Novel dynamic ramp circuit with input feedforward for voltage-mode DC–DC buck converter," in *Proc. IEEE Int. Symp. Radio-Frequency Integr. Technol.*, Aug. 2014, pp. 1–3, doi: 10.1109/RFIT.2014.6933247.
- [23] J. A. De Lima and W. A. Pimenta, "A gm-C ramp generator for voltage feedforward control of DC–DC switching regulators," in *Proc. IEEE Int. Symp. Circuits Syst.*, May 2007, pp. 1919–1922, doi: 10.1109/ISCAS.2007.378350.
- [24] E. M. Rocha, W. Barra, K. E. Lucas, R. L. P. Medeiros, and D. A. Vaca-Benavides, "Design and experimental assessment of a robust voltage control for DC–DC converters considering components parametric uncertainties," *IEEE Access*, vol. 8, pp. 109217–109231, 2020, doi: 10.1109/ACCESS.2020.2997014.
- [25] N. Kumar and M. Veerachary, "Stability region based robust controller design for high-gain boost DC–DC converter," *IEEE Trans. Ind. Electron.*, vol. 68, no. 3, pp. 2246–2256, Mar. 2021, doi: 10.1109/TIE.2020.2972448.
- [26] N. Tan, I. Kaya, C. Yeroglu, and D. P. Atherton, "Computation of stabilizing PI and PID controllers using the stability boundary locus," *Energy Convers. Manage.*, vol. 47, nos. 18–19, pp. 3045–3058, Nov. 2006, doi: 10.1016/j.enconman.2006.03.022.
- [27] R. Redl and N. O. Sokal, "Near-optimum dynamic regulation of DC–DC converters using feed-forward of output current and input voltage with current-mode control," *IEEE Trans. Power Electron.*, vol. PE-1, no. 3, pp. 181–192, Jul. 1986, doi: 10.1109/TPEL.1986.4766303.
- [28] D. Cortés, J. Alvarez, and J. Alvarez-Gallegos, "Feedforward and feedback robust control of the buck converter," *IFAC Proc. Volumes*, vol. 35, no. 1, pp. 313–318, 2002, doi: 10.3182/20020721-6-es-1901.00133.
- [29] K. M. Smedley and S. Cuk, "One-cycle control of switching converters," *IEEE Trans. Power Electron.*, vol. 10, no. 6, pp. 625–633, Nov. 1995, doi: 10.1109/63.471281.
- [30] S. S. Mirfakhraei, Y. Audet, A. Hassan, and M. Sawan, "A galvanic isolated amplifier based on CMOS integrated Hall-effect sensors," *IEEE Trans. Circuits Syst. I, Reg. Papers*, vol. 68, no. 4, pp. 1388–1397, Apr. 2021, doi: 10.1109/TCS1.2021.3052476.
- [31] Q. Huang, C. Zhan, and J. Burm, "A 30-MHz voltage-mode buck converter using delay-line-based PWM control," *IEEE Trans. Circuits Syst. II, Exp. Briefs*, vol. 65, no. 11, pp. 1659–1663, Nov. 2018, doi: 10.1109/TCSII.2017.2764048.
- [32] Y. He, F. L. Luo, and S. Member, "Study of sliding-mode control for DC–DC converters," in *Proc. Int. Conf. Power Syst. Technol.*, Nov. 2004, pp. 21–24, doi: 10.1109/ICPST.2004.1460324.
- [33] S. Mobayen, F. Bayat, C.-C. Lai, A. Taheri, and A. Fekih, "Adaptive global sliding mode controller design for perturbed DC-DC buck converters," *Energies*, vol. 14, no. 5, p. 1249, Feb. 2021, doi: 10.3390/en14051249.

- [34] A. Abrishamifar, A. Ahmad, and M. Mohamadian, "Fixed switching frequency sliding mode control for single-phase unipolar inverters," *IEEE Trans. Power Electron.*, vol. 27, no. 5, pp. 2507–2514, May 2012, doi: 10.1109/TPEL.2011.2175249.
- [35] H. Jin, G. Joos, M. Pande, and P. D. Ziogas, "Feedforward techniques using voltage integral duty-cycle control (for power convertors)," in *Proc.* 23rd Annu. IEEE Power Electron. Specialists Conf. (PESC), Jun. 1992, pp. 370–377, doi: 10.1109/PESC.1992.254650.
- [36] Optimizing PCB Layout, EPC, Orlando, FL, USA, 2019.
- [37] J. Strydom and A. Lidow, "Driving eGaN transistors for maximum performance," Efficient Power Convers. Corp., CA, USA, Tech. Rep., 2010. [Online]. Available: https://epc-co.com/epc/Portals/0/epc/documents/art icles/EPC\_Driving\_eGaN\_Transistors\_fro\_Maximum\_Performance.pdf
- [38] C. R. Jesshope and L. Bentley, "Reduction of switching regulator audiosusceptibility to zero," *Electron. Lett.*, vol. 22, no. 8, pp. 441–442, 1986.
- [39] M. K. Kazimierczuk and A. Massarini, "Feedforward control of DC–DC PWM boost converter," *IEEE Trans. Circuits Syst. I, Fundam. Theory Appl.*, vol. 44, no. 2, pp. 143–148, Feb. 1997, doi: 10.1109/81.554332.
- [40] L. Cheng, Y. Liu, and W.-H. Ki, "A 10/30 MHz fast referencetracking buck converter with DDA-based type-III compensator," *IEEE J. Solid-State Circuits*, vol. 49, no. 12, pp. 2788–2799, Dec. 2014, doi: 10.1109/JSSC.2014.2346770.
- [41] H.-H. Park and G.-H. Cho, "A DC–DC converter for a fully integrated PID compensator with a single capacitor," *IEEE Trans. Circuits Syst. II, Exp. Briefs*, vol. 61, no. 8, pp. 629–633, Aug. 2014, doi: 10.1109/TCSII.2014.2327351.
- [42] S. Fan, Z. Xue, Z. Guo, H. Lu, and L. Geng, "On-chip type III compensator by using constant-Gm OTAs and capacitor-multipliers for fully integrated buck converters," in *Proc. 13th IEEE Int. Conf. Solid-State Integr. Circuit Technol. (ICSICT)*, Oct. 2016, pp. 1312–1314, doi: 10.1109/ICSICT.2016.7998724.
- [43] R. D. Middlebrook and S. Çuk, "A general unified approach to modelling switching-converter power stages," *Int. J. Electron.*, vol. 42, no. 6, pp. 521–550, Jun. 1977, doi: 10.1080/00207217708900678.
- [44] F. Asadi, S. Pongswatd, K. Eguchi, and N. L. Trung, *Modeling Uncer*tainties in DC–DC Converters with MATLAB and PLECS, vol. 3, no. 2. San Rafael, VA, USA: Morgan & Claypool, 2018, doi: 10.2200/s00875ed1v01y201809ee1006.
- [45] M. K. Kazimierczuk, Pulse-Width Modulated DC-DC Power Converters. Hoboken, NJ, USA: Wiley, 2016.
- [46] A. Ayachit and M. K. Kazimierczuk, "Averaged small-signal model of PWM DC–DC converters in CCM including switching power loss," *IEEE Trans. Circuits Syst. II, Exp. Briefs*, vol. 66, no. 2, pp. 262–266, Feb. 2019, doi: 10.1109/TCSII.2018.2848623.
- [47] K. J. Åström, "Control system design lecture notes (feedback fundamentals)," Dep. Mech. Environ. Eng., Univ. California, Santa Barbara, CA, USA, Tech. Rep. ME 155A, 2002, pp. 177–215.
- [48] H. A. Gglund, "Design of PI controllers based on non-convex optimization," Automica, vol. 34, no. 5, pp. 585–601, May 1998.
- [49] Switch-Mode Power Converter Compensation Made Easy, Texas Instruments, Dallas, TX, USA, 2016.
- [50] J.-J. Chen, P.-N. Shen, and Y.-S. Hwang, "A high-efficiency positive buckboost converter with mode-select circuit and feed-forward techniques," *IEEE Trans. Power Electron.*, vol. 28, no. 9, pp. 4240–4247, Sep. 2013, doi: 10.1109/TPEL.2012.2223718.
- [51] V. M. Alfaro, R. Vilanova, and O. Arrieta, "Fragility analysis of PID controllers," in *Proc. IEEE Int. Conf. Control Appl.*, Jul. 2009, pp. 725–730, doi: 10.1109/CCA.2009.5281094.
- [52] Z. Lai and K. Ma Smedley, "A general constant-frequency pulsewidth modulator and its applications," *IEEE Trans. Circuits Syst. I, Fundam. Theory Appl.*, vol. 45, no. 4, pp. 386–396, Apr. 1998, doi: 10.1109/81.669061.
- [53] H. Ma, R. van der Zee, and B. Nauta, "Design and analysis of a high-efficiency high-voltage class-D power output stage," *IEEE J. Solid-State Circuits*, vol. 49, no. 7, pp. 1514–1524, Jul. 2014, doi: 10.1109/JSSC.2014.2317780.
- [54] A. Seidel and B. Wicht, "Integrated gate drivers based on high-voltage energy storing for GaN transistors," *IEEE J. Solid-State Circuits*, vol. 53, no. 12, pp. 3446–3454, Dec. 2018, doi: 10.1109/JSSC.2018.2866948.
- [55] C. Olalla, C. Carrejo, R. Leyva, C. Alonso, and B. Estibals, "Digital QFT robust control of DC–DC current-mode converters," *Electr. Eng.*, vol. 95, no. 1, pp. 21–31, Mar. 2013, doi: 10.1007/s00202-012-0236-8.

[56] H. Shih-Chang and T. Sung-Keng, "High-power buck chip design for vehicle far/near headlights," *Anal. Integr. Circuits Signal Process.*, vol. 111, no. 1, pp. 1–11, Apr. 2022, doi: 10.1007/s10470-021-01970-4.



**MOSTAFA AMER** received the B.Sc. degree in nanotechnology and nanoelectronics engineering from the University of Science and Technology, Zewail City, Egypt, in 2018. He is currently pursuing the Ph.D. degree with the Electrical Engineering Department, Polytechnique Montréal, with a focus on the design and optimization of controllers and gate drivers for efficient high-voltage DC/DC converters. His research interests include highvoltage mixed-signal analog integrated circuits,

switching DC/DC converters, controller design, device modeling, artificial intelligence-based generative design, and simulation-based optimization.



AHMED ABUELNASR received the B.Sc. degree in nanotechnology and nanoelectronics engineering from the University of Science and Technology, Egypt, in 2018. He is currently pursuing the Ph.D. degree with the Electrical Engineering Department, Polytechnique Montréal, with a focus on the design of efficient high-voltage power amplifiers and developing advanced artificial intelligence-based tools for accelerating circuit design. His research interests include high-

voltage mixed-signal analog integrated circuits, power amplifiers, DC/DC converters, deep learning, reinforcement learning, simulation-based optimization, and causality analysis.



**MOHAMED ALI** received the B.Sc. degree in electronics from the Faculty of Electronics Engineering, Menoufia University, Egypt, in 2005, the M.Sc. degree in electronics and communication engineering from Ain Shams University, Egypt, in 2011, and the joint Ph.D. degree in electronics and communication engineering from Ain Shams University and Polytechnique Montréal, Québec, Canada, in 2017. From 2015 to 2017, he was a Research Intern with Polytechnique Montréal,

as a part of the Ph.D. Program. Since 2007, he has been with the Microelectronics Department, Electronics Research Institute, Cairo, Egypt. Since 2018, he has been a Postdoctoral Fellow with the Department of Electrical Engineering, Polytechnique Montréal. He is currently a Senior Analog and Mixed-Signal Design Engineer with Synopsys Inc., Ottawa, Canada. His research interests include analog, RF, mixed-signal design, systems-on-chip, power management implementations, and analog circuits for high-speed wireline transceivers.



**AHMAD HASSAN** (Member, IEEE) received the Ph.D. degree in electrical engineering from Polytechnique Montréal, Canada, in 2019. From 2019 to 2021, he was a Postdoctoral Fellow with the Polystim Neurotechnologies Laboratory, Department of Electrical Engineering, Polytechnique Montréal. From 2021 to 2022, he was a Postdoctoral Fellow with the Integrated Systems Laboratory, Department of Electrical and Computer Engineering, University of Toronto, Canada.

He joined the Electrical Engineering Department, Polytechnique Montréal, as an Assistant Professor, in 2023. During his research, he contributed to various research and industrial projects and has authored more than 45 research works in international journals and symposiums. His research interests include emerging technologies, including integrated circuits for harsh environments and photonic computing. He was a recipient of the FRQNT Postdoctoral Research Scholarship.



**AREF TRIGUI** received the bachelor's degree in electronics from the Faculty of Sciences of Bizerta, Bizerta, Tunisia, and the M.Sc.A. and Ph.D. degrees from the Electrical Engineering Department, Polytechnique Montréal, Montreal, QC, Canada. He is currently an Application Engineer with Dolphin Design, Grenoble, France. His research interests include wireless power and data transfer for biomedical and aerospace applications. He was a recipient of several awards, such as

the Tunisian Scholarship for Excellence for Graduate Studies, the National Research Council of Canada (NSERC), the Fonds de Recherche du Québec-Nature et Technologie (FRQNT) Ph.D. Scholarships, and the Mitacs Elevate Postdoctoral Fellowship.



**AHMED RAGAB** received the Ph.D. degree in industrial engineering from Polytechnique Montréal, Canada, in 2014. He is currently a Scientist of artificial intelligence (AI) with Natural Resources Canada (NRCan). He is also an Adjunct Professor with the Department of Mathematics and Industrial Engineering, Polytechnique Montréal. He is on leave from the Faculty of Electronic Engineering, Menoufia University, Egypt. At NRCan, he has worked on strategic projects funded by the

Government of Canada, including forest value chain optimization (FVCO) and carbon capture, utilization and storage (CCUS). His main thematic activities focus on the practical challenges of big data and AI in several industrial applications, including abnormal events diagnosis and prognosis, predictive maintenance, supervisory control, real-time optimization, production scheduling, and systems design. He has a bunch of experience in developing advanced AI algorithms and tools in the manufacturing industry, aiming at reducing energy consumption, greenhouse gas (GHG) emissions, and operational and maintenance costs while improving operation performance. He also teaches industrial engineering courses at graduate levels and supervises M.Sc. and Ph.D. students. His research interests include AI, machine learning, pattern recognition, image processing, data and decision fusion, causality analysis, reliability modeling, operations research, discrete event systems, and process mining.



**MOHAMAD SAWAN** (Life Fellow, IEEE) received the Ph.D. degree in electrical engineering from Sherbrooke University, Canada, in 1990. He is currently the Chair Professor Founder and the Director of the Center for Biomedical Research and Innovation (CenBRAIN), Westlake University, Hangzhou, China. He is also an Emeritus Professor of microelectronics and biomedical engineering and the Founder and the Director of the Polystim Neurotech Laboratory, Polytechnique

Montréal. He was leading the Microsystems Strategic Alliance of Quebec, from 1991 to 2019. Since 2019, he has been the Vice-President Publications of the IEEE CAS Society. He is the Founder of the Interregional IEEE NEWCAS Conference and the Co-Founder and the Editor-in-Chief of IEEE TRANSACTIONS ON BIOMEDICAL CIRCUTTS AND SYSTEMS, from 2016 to 2019. He supervised the thesis of more than 120 master's and 60 Ph.D. students. He has published more than 800 peer-reviewed articles, was awarded 12 patents, and 11 other patents are pending. He is a fellow of the Canadian Academy of Engineering and the Engineering Institute of Canada and the Officer of Quebec's National Order. He received several awards, among them the Queen Elizabeth II Golden Jubilee Medal, the Shanghai International Collaboration Award, the Bombardier Award for Technology Transfer, the Jacques-Rousseau Award, the Medal of Merit from the President of Lebanon, and the Barbara Turnbull Award for Spinal Cord Research in Canada.



**YVON SAVARIA** (Life Fellow, IEEE) received the B.Ing. and M.Sc.A. degrees in electrical engineering from École Polytechnique Montréal, in 1980 and 1982, respectively, and the Ph.D. degree in electrical engineering from McGill University, in 1985.

Since 1985, he has been with Polytechnique Montréal, where he is currently a Professor with the Department of Electrical Engineering. He has carried out work in several areas related to micro-

electronic circuits and microsystems, such as testing, verification, validation, clocking methods, defect and fault tolerance, effects of radiation on electronics, high-speed interconnects, and circuit design techniques, CAD methods, reconfigurable computing and applications of microelectronics to telecommunications, aerospace, image processing, video processing, radar signal processing, and the acceleration of digital signal processing. He is currently involved in several projects related to embedded systems in aircraft, wireless sensor networks, virtual networks, software-defined networks, machine learning (ML), embedded ML, computational efficiency, and application-specific architecture design. He holds 16 patents, has published 205 journal articles and 490 conference papers, and was the thesis advisor of 190 graduate students who completed their studies. He is a fellow of the Canadian Academy of Engineering. He was the Program Co-Chairman of NEWCAS'2018 and the General Chairman of NEWCAS'2020. He has been working as a Consultant or was sponsored for carrying out research with Bombardier, Buspass, CNRC, Design Workshop, Dolphin, DREO, Ericsson, Genesis, Gennum, Huawei, Hyperchip, Intel, ISR, Kaloom, LTRIM, Miranda, MiroTech, Nortel, Octasic, PMC-Sierra, Space Codesign, Technocap, Thales, Tundra, and Wavelite. He is the Co-Director of Regroupement Stratégique en Microélectronique du Québec (RESMIQ) and a member of Ordre des Ingénieurs du Québec (OIQ). In 2001, he was awarded the Tier 1 Canada Research Chair (www.chairs.gc.ca) on the design and architecture of advanced microelectronic systems, in June 2015. He also received the Synergy Award from the Natural Sciences and Engineering Research Council of Canada, in 2006. Since June 2019, he has been the NSERC-Kaloom-Intel-Noviflow (KIN) Chair Professor.

...