<span id="page-0-7"></span>

Received 19 September 2023, accepted 15 October 2023, date of publication 23 October 2023, date of current version 1 November 2023. *Digital Object Identifier 10.1109/ACCESS.2023.3327224*

## **APPLIED RESEARCH**

# Three-Phase Bidirectional Isolated AC–DC Matrix-Converter With Full Soft-Switching Range

### EDIVAN LAERCIO CARVALHO<sup>®</sup>[,](https://orcid.org/0000-0001-8577-4897) (Member, IEEE), ANDREI [BLI](https://orcid.org/0000-0002-4253-7506)NOV<sup>®</sup>, (Senior Member, IEEE), PIETRO EMILIANI, (Stu[den](https://orcid.org/0000-0001-6010-3464)t Member, IEEE), ANDRII CHUB<sup>O</sup>, (Senior Member, IEEE), AND DMITRI VINNIKOV<sup><sup>®</sup>, (Fellow, IEEE)</sup>

Department of Electrical Power Engineering and Mechatronics, Tallinn University of Technology, 12011 Tallinn, Estonia

Corresponding author: Edivan Laercio Carvalho (edivan.carvalho@taltech.ee)

This work was supported by the Estonian Research Council under Grant PRG1086.

**ABSTRACT** Galvanically isolated ac-dc converters are crucial for integrating distribution generation, energy storage, dc microgrids, and electric vehicles with ac distribution system. The typical industrial approach involves a two-stage setup (ac-dc/dc-dc) with a bulky dc link capacitor, and dual-active bridge converter (dc-dc) for isolation. However, this leads to increased power losses due to multiple power processing stages. To overcome this issue, this paper proposes a three-phase bidirectional isolated ac-dc matrix-converter, as a candidate solution. This topology employs a high-frequency link, eliminating the need for a traditional intermediate dc link found in a standard two-stage solution. As a main contribution, a quasi-resonant modulation strategy is introduced to allow all semiconductors to operate under soft-switching for a wide operating range. A 3.5 kW prototype was built to compare proposed one with the two-stage ac-dc converter. The experimental results show that the proposed converter achieved 96.5% efficiency at nominal power, outperforming the conventional converter, which reached 95.4% efficiency, mainly due to the extra power processing stage in the two-stage solution.

**INDEX TERMS** Direct matrix type, isolated rectifier, matrix-converter, three-phase power factor correction (PFC) converter.

#### **I. INTRODUCTION**

In last few years, there has been an increase adoption of electric vehicles (EVs), and residential-scale renewable energy sources (RES), such as photovoltaics (PV) [\[1\],](#page-12-0) [\[2\]. Th](#page-12-1)ese RES are often combined with energy storage solutions to compensate for their intermittent energy production [\[3\]. In](#page-12-2) addition, PVs, battery energy storage, and many modern appliances inherently operate on dc [\[1\]. Th](#page-12-0)erefore, they can be easily integrated into a dc microgrid, as depicted in Fig. [1.](#page-1-0) This dc microgrid concept finds utility in residential energy buildings, offering advantages such as reduced power processing stages, resulting in lower conversion losses, cost savings, and improved system reliability, since there are no reactive power and synchronization issues [\[1\],](#page-12-0) [\[4\],](#page-12-3) [\[5\],](#page-12-4) [\[6\],](#page-12-5) [\[7\].](#page-12-6)

<span id="page-0-6"></span><span id="page-0-5"></span>The associate editor coordinating the review of this manuscript and approving it for publication was Tariq Masood[.](https://orcid.org/0000-0003-2010-5777)

<span id="page-0-1"></span><span id="page-0-0"></span>To perform a dc electrical installation, active front-end converters (ac-dc) are used to connect ac utility grid and dc distribution inside buildings. These power converters operate as power factor control, and in addition, must provide isolation between ac and dc parts, according to standard in NPR9090 [\[1\].](#page-12-0)

<span id="page-0-4"></span><span id="page-0-3"></span><span id="page-0-2"></span>Reference [1] [pre](#page-12-0)sents an overview related to standards and requirements for isolated active front-end (i-AFE) converters in dc energy buildings. This reference can be used and can be used in a complementary way to this paper. In addition, Fig. [2](#page-1-1) shows different possibilities of i-AFE converters. The most straightforward approach, depicted in Fig.  $2(a)$  is based on a non-isolated ac-dc converter followed by a line frequency transformer. While this setup has the advantage of number of components, and reliability, it comes with important drawbacks. The line frequency transformer introduces significant volume, weight, and costs, which may not be suitable for residential applications [\[1\].](#page-12-0)

<span id="page-1-0"></span>

**FIGURE 1.** Power distribution inside dc energy buildings, considering battery energy storage systems (BESS), renewable generation, and different dc loads. An isolated active front-end (i-AFE) converter (ac-dc) is used as interface between dc distribution inside building, and ac utility grid.

<span id="page-1-3"></span><span id="page-1-2"></span>High-frequency transformers offer a promising solution to reduce size and weight. In traditional two-stage configuration, such as presented in Fig.  $2$  (b), a high-frequency transformer is employed for isolation in a dc-dc stage, followed by a non-isolated rectifier that connects to the ac grid [\[8\],](#page-12-7) [\[9\]. Ho](#page-12-8)wever, these two conversion stages must be decoupled by a dc link capacitor. Unfortunately, these capacitors are typically made from electrolytic or film materials, which can be susceptible to failure and contribute to system cost and size [\[10\],](#page-12-9) [\[11\].](#page-12-10)

<span id="page-1-5"></span><span id="page-1-4"></span>Alternatively, single-stage ac-dc converters utilize a high-frequency link as an emerging solution [\[12\]. I](#page-12-11)n this setup, an active-bridge is used to link the dc side and high-frequency transformer (HFT), while the ac side the HFT connects to a matrix-converter, which sinusoidally modulates the currents and steps down the frequency to line frequency [\[13\],](#page-12-12) [\[14\],](#page-12-13) [\[15\].](#page-12-14)

<span id="page-1-10"></span><span id="page-1-9"></span><span id="page-1-8"></span><span id="page-1-7"></span>Two fundamental topologies exist for achieving singlestage isolated ac-dc conversion, based on voltage-fed and current-fed approaches [\[1\]. T](#page-12-0)he voltage-fed topology employs an *LC* filter (−40 dB/dec) as an input and is based on dual-active bridge configuration with phase-shift control [\[15\],](#page-12-14) [\[16\]. O](#page-12-15)n another hand, the current-fed is straightforward controlled, based on the input current, and in addition can be based on *LCL* filters, which naturally has highest attenuation factor  $(-60 \text{ dB/dec})$  [\[1\]. Th](#page-12-0)is paper is focused on the study of current-fed matrix-converter.

<span id="page-1-17"></span><span id="page-1-16"></span><span id="page-1-15"></span><span id="page-1-14"></span>While the concept of such converters was introduced some time ago, practical industrial adoption has been hindered by challenges related to voltage spikes caused by the leakage inductance of the transformer [\[17\]. T](#page-12-16)o address the issue of voltage spikes in three-phase current-fed matrix-converters, a variety of soft-switching methods have been developed. These methods enable the operation of the matrix switches on the current-fed side with either no voltage spikes or reduced voltage spikes, achieved through soft-switching [\[18\],](#page-12-17) [\[19\],](#page-12-18) [\[20\],](#page-12-19) [\[21\],](#page-12-20) [\[22\],](#page-12-21) [\[23\].](#page-12-22)

<span id="page-1-1"></span>

**FIGURE 2.** i-AFE converters solutions for dc energy buildings: (a) non-isolated ac-dc converter followed by a line frequency transformer; (b) conventional two stage ac-dc, including a high-frequency isolated dc-dc converter; (c) emerging single-stage solution where high-frequency isolation is provided with direct ac-dc conversion.

<span id="page-1-6"></span>Nevertheless, there are significant voltage oscillations due to resonance between leakage inductance and output capacitance of the matrix-converter semiconductors. These oscillations are usually either not addressed or solved with additional snubber circuits [\[17\]. I](#page-12-16)n most modulations, the dc side transistors operate under zero-voltage switching (ZVSon) that consider only the output capacitance of the switches and hard switched turn-off. In [\[24\]](#page-12-23) and [\[25\]](#page-12-24) lossless snubbers are incorporated in parallel with the switches to mitigate turn-off losses. These snubbers are then recharged using a quasi-resonant (QR) state. However, this state is introduced only at low loads and suffers from the drawback of unnecessary circulating energy during an enhancement interval.

<span id="page-1-19"></span><span id="page-1-18"></span>To operate effectively as a bidirectional interface, the three-phase isolated matrix-converter (3P-IMC) requires a properly modulation scheme. However, most existing modulations focus solely on the dc-to-ac power flow. There is a need for further research to develop a modulation method suitable for bidirectional operation. Recently, [\[16\]](#page-12-15) introduced a modulation method suitable for ac-to-dc operation, but it involves hard-switching on the dc side.

<span id="page-1-13"></span><span id="page-1-12"></span><span id="page-1-11"></span>To address this issue, this paper proposes a new modulation strategy, based on quasi-resonant switching state. This modulation allows soft-switching for full operation range, including zero voltage (ZVS) and zero-current switching (ZCS). This approach enables both ac-to-dc and dc-to-ac operation modes, using the same modulation strategy. Unlike [\[16\], i](#page-12-15)t does not require multi-mode operation and avoids an

<span id="page-2-1"></span>

**FIGURE 3.** Power circuits of different i-AFE converters: (a) conventional two-stage solution, based on two-level voltage-source converter (ac–dc) and dual-active bridge (dc–dc) to provide high-frequency isolation; (b) single-stage based on matrix-converter at ac side.

enhancement stage, contributing to reduce circulating energy. Furthermore, one of the matrix-converter's phases is clamped according to the selected sector. It means that the matrixconverter's switches operate with only 5/6th of the switching frequency, contributing to improving the converter efficiency.

The proposed modulation strategy represents a significant advancement for single-stage ac-dc converters technology. This approach offers advantages compared to the previously literature, because it results in an improved efficiency and flexibility, making it more practical and efficient for bidirectional applications. To evaluate it experimentally, a 3.5 kW prototype was built, and laboratory tested. The single-stage converter was compared with the conventional solution for dc energy buildings, the two-stage ac-dc converter. While the single-stage resulted in 96.5 % of efficiency, the industrial two-stage solution ensure only 95.4 %. In addition, the experimental results demonstrate that with the quasi-resonant modulation, the resulted efficiency curve remains nearly flat across the entire operation range, which is not possible with conventional ones.

In the following, the paper is organized as follow: Section [II](#page-2-0) describes the converter operating principles and commutation. Section [III](#page-7-0) describes the converter design. Section [IV](#page-8-0) shows the results from an experimental prototype. Section [V](#page-11-0) provides some discussion concludes the paper.

#### <span id="page-2-0"></span>**II. CONVERTER OPERATION**

Fig. [3](#page-2-1) presents the diagram of different power converters, which can be candidates to operate as i-AFE. Fig. [3 \(a\)](#page-2-1) presents the standard two-stage solution, while Fig. [3 \(b\)](#page-2-1) presents the proposed single-stage. The twostage solution includes a two-level voltage-source converter (2L-VSC) in the power-factor correction (ac-dc) stage, and a dual-active bridge (dc-dc), to ensure isolation.

In the single-stage converter, a matrix-converter is used in the ac side, including six pairs of anti-series semiconductors. The anti-series configuration is forming a four-quadrant switches, which allows to totally control the input current. On the dc side, a full-bridge converter is used to create a square voltage waveform in the transformer's secondary side. To introduce the proposed modulation, initially, the existing methods are discussed in the following subsection, and later the proposed method is presented in detail.

#### A. EXISTING SOLUTIONS AND PROBLEM MAPPING

The dc side switches operate with fixed duty-cycle, including a dead-time to avoid short-circuits in series semiconductors. The matrix-converter unfolds the high frequency square wave and sinusoidally modulates it to generate a properly current to the ac side. As can be seen in Fig. [3,](#page-2-1) the matrix-converter is essentially a two-level converter, composed of a pair of full-controlled switches (monolithic ones, or anti-series). Because of the current-fed characteristic, there is no need for dc blocking capacitors in series to the transformer, as commonly used in conventional dual-active bridge converters, or voltage-fed ones [\[15\].](#page-12-14)

As this is a three-wire system, the leg with the highest current reference can be clamped to the transformer winding allowing two switches to operate at reduced frequency. On the matrix-converter side, the current-fed nature allows zero-current switching (ZCS-off) for all semiconductors. For the dc side, snubber capacitors are used in parallel to the switches, as shown in Fig. [3.](#page-2-1) The total output capacitance is represented by the equivalent capacitance *Ceq*. The turnoff losses at dc side are limited by the snubber capacitors. However, there is a tradeoff as the snubber must be recharged before the turn-on of the device to have zero voltage switching (ZVS-on). The ZVS-on condition is defined in  $(1)$ , where  $L_{lk}$  and  $i_{lk}$  are the transformer leakage inductance and current.

<span id="page-2-3"></span><span id="page-2-2"></span>
$$
\frac{1}{2} \cdot L_{lk} \cdot (i_{lk})^2 \ge \frac{1}{2} \cdot C_{eq} \cdot v_{dc}^2 \tag{1}
$$

According to  $(1)$ , is clear that the ZVS-on is dependent on the transformer current  $(i_{lk})$ , and equivalent output capacitance. This is particularly relevant at light loads when the transformer current is not enough to completely discharge the switches output capacitances.

There are a few ways in literature to extend the ZVSon for this family of topology. In [\[23\]](#page-12-22) and [\[26\]](#page-12-25) the leakage inductance provides the energy to recharge the dc side switch capacitance and allow ZVS turn on. However, at light loads this is no longer possible as the leakage inductance cannot

supply enough energy for ZVS. In [\[27\]](#page-12-26) the magnetizing current is used, at the cost of additional circulating energy, which reduces efficiency, especially at low load. Both the leakage and magnetizing inductance solutions require specific and carefully controlled parasitic parameters of the magnetics, due to the relation  $(1)$ . Auxiliary circuits are also possible [\[28\],](#page-12-27) [\[29\], h](#page-12-28)owever, this increases the component count, cost, and complexity of the solution.

<span id="page-3-3"></span><span id="page-3-2"></span>Therefore, there is a lack of modulation strategies in the current literature that do not require auxiliary circuits, and at the same time, reduce circulating current. This contributes to reducing the switching and conduction losses across a wide operating range. In the proposed paper, the recharge of the dc side output capacitors is provided by imposing a shoot-through state on the matrix-converter side. This introduces a quasi-resonant state between the output capacitance and leakage inductance. The current in the converter rises to a value above the nominal, allowing to recharge the output capacitors at any processed current, or even at no load.

As main advantages of the proposed modulation include not requiring auxiliary circuits, not dependent on a specific leakage or magnetizing inductance, simplifying the transformer's design. Furthermore, there is no additional circulating energy in the converter and the control is quite simple, as described in the following.

#### B. PROPOSED MODULATION SEQUENCE

Due to the anti-series connected switches, is not possible to provide a freewheeling path for the processed current at the matrix-converter side. Therefore, both the top and bottom switches must have an overlap time when both are turned-on. This allows for the distribution of current from the top leg to the bottom, and vice versa, ensuring a path for processed current. This sun-stage is analogous to the concept of dead-time in voltage-fed converter topologies.

To ensure soft-switching the modulation scheme can be summarized in four primary stages, plus four additional steps during the quasi-resonant period. The described analysis takes as reference phase a, being each phase selected according to the selection of the sector. The space-vector modulation necessary for the sectors' selection, and resonant interval are described in the following subsections. In the following, the main primary stages are described in detail. The commutation scheme is shown in Fig. [4](#page-3-0) and described below.

*Stage 1*(*Fig.*  $4a$ ),  $t_0$ - $t_1$ : the first stage starts when the matrix-converter conducts through the top arm  $(S_{1-T} - S_{1-B})$ , transferring power from the ac to dc side. The semiconductor on the top side,  $S_{1-T}$ , initially operates with synchronous rectification, being turned off at the end of this stage.

*Stage 2 (Fig. [4b\)](#page-3-0), t*<sub>1</sub>-t<sub>2</sub>: when  $S_{1-T}$  is turned off, its blocking voltage is clamped by the body diode, which is directed polarized. Simultaneously, the switches on the bottom arm,  $S_{2-T}$ ,  $S_{2-B}$ , are turned on, putting the converter in the shootthrough state. After the turn-on, the current in  $S_{2-T}$ , and  $S_{2-B}$ S<sup>4</sup> starts to increase linearly, being limited by the transformer

<span id="page-3-1"></span><span id="page-3-0"></span>

**FIGURE 4.** Equivalent circuits of the proposed modulation scheme, considering as refence the phase (a): (a) Stage 1; (b) Stage 2; (c) Stage 3; (d) Stage 4. ∗ Each phase is selected according to the sectors described in a space-vector modulation.

leakage inductance. It allows both semiconductors being switched under a soft condition, since their current is initially zero. The transformer voltage is clamped to zero at the ac side,

imposing the dc voltage on the leakage inductance, through  $S_7$  and  $S_{10}$ . This redistributes the current of the matrixconverter leg, from the top to the bottom arm. This stage ends when the current in the top arm achieves zero level.

*Stage 3(Fig. [4c](#page-3-0)), t*<sub>3</sub>-t<sub>4</sub>: once the current in the top arm is zero,  $S_{1-T}$  blocks the input voltage through his anti-parallel diode, allowing S1−*<sup>B</sup>* to be turned off under ZCS.

*Stage 4*(*Fig. [4d](#page-3-0)*)*, t*4*-t*5: the final state is reached after the commutation of the dc side, inverting the polarity of the voltage on the transformer. The matrix-converter leg is ready to repeat the commutation in the opposite direction, redistributing the current from bottom to top arm.

The processed commutation sequence ensures that only one single body diode is ever in conduction, leading to just one reverse-recovery event. To achieve soft-switching, it is necessary that the voltage applied to the leakage inductance during the shoot-through state reverses the output current  $(i_{dc})$ . Therefore, the appropriated commutation of the converter's leg depends on connecting the ac phase to the appropriate transformer terminal, either the top or bottom one, prior to the leg commutation. This determination is contingent on various factors, including the direction of the phase current, transformer voltage polarity, and whether the converter is operating as an inverter or rectifier. The necessary condition is described by [\(2\),](#page-4-0)

<span id="page-4-0"></span>
$$
K_i = \text{sgn}(v_{p-x}, i_{p-x}),\tag{2}
$$

where  $K_i$  positive corresponds to connect the phase to the top transformer terminal, and negative to the bottom.

For each switching period, the proposed sequence is applied in two of the matrix-converter legs, whereas the third one with the greatest current reference is clamped to the transformer terminal and is used to initiate the quasi-resonant transient. In the following subsection, the quasi-resonant state is described.

#### C. QUASI-RESONANT STAGE

According to the proposed modulation scheme, while two legs are used to create a high-frequency ac link, the third one can be used as auxiliary, to provide an additional quasiresonant stage. The quasi-resonant stage is necessary to ensure soft-switching for the secondary side  $(S_7-S_{10})$ . For example, supposing that phase *b* and *c* are used to the power transfer, phase *a* should be used as auxiliary to provide the quasi-resonant stage. Fig. [5](#page-4-1) presents the equivalent circuits, during the quasi-resonant transient.

*Stage 1*(*Fig. [5a](#page-4-1)*)*,*  $t_0$ - $t_1$ : the first stage starts when the matrix-converter are transferring energy from the ac to dc side thought phases *b* and *c.* Phase *a* keeps the top arm turned off  $(S_{1-T} - S_{1-B})$ , while the S<sub>7</sub> and S<sub>10</sub> are turned on.

*Stage 2 (Fig. [5b\)](#page-4-1), t*<sub>1</sub>-t<sub>2</sub>: when S<sub>7</sub> and S<sub>10</sub> are turned off, simultaneously,  $S_{1-T}$  is turned on to create a shoot-thought state in the matrix-converter side. In this moment, a quasiresonant transient occurs between leakage inductance (*Llk* ), and semiconductors' output capacitances at dc side  $(S_7 - S_{10})$ .

<span id="page-4-1"></span>

**FIGURE 5.** Equivalent circuits of the quasi-resonant transient, applied to charge/discharge the semiconductors' output capacitances at secondary side (dc): (a) Stage 1; (b) Stage 2; (c) Stage 3; (d) Stage 4.

The shoot-thought state at the primary side (ac) allows the processed current rises above the load current, accelerating the capacitors' recharge process.

*Stage 3(Fig. [4c](#page-3-0)), t*<sub>3</sub>-t<sub>4</sub>: once the capacitors' voltage of  $S_8$ and S<sup>9</sup> decreases close to zero, their body diodes are directly polarized, taking over the transformer leakage current  $(i_{lk})$ .

*Stage 4*(*Fig. [4d](#page-3-0)*)*, t*4*-t*5: the final state, with both diodes directly polarized,  $S_8$  and  $S_9$  can be turned on under zero voltage switching.

The quasi-resonant stage can be applied in both, inverter (dc-to-ac) and rectifier (ac-to-dc) operation modes. However, due to  $(2)$ , during the inverter operating  $(dc-to-ac)$ , the leg commutation will always increase the absolute value of the transformer current  $(i_{lk})$ , while it will decrease for the rectifier operation mode (ac-to-dc).

As consequence, the converter will always operate at zero state with transformer current equal zero, after the dc side commutation, during the inverter operation mode. For the rectifier operation a shot-thought state is used to ensure it before the dc side switches commutation, decreasing the absolute value of  $i_{lk}$ . Fig. [6](#page-5-0) presents the main theoretical waveforms for both operation modes.

<span id="page-5-0"></span>

**FIGURE 6.** Theoretical waveforms, including the transformer primaryvoltage ( $v_{pri}$ ), leakage current ( $L_{lk}$ ), and secondary voltage ( $v_{sec}$ ): (a) inverter operation mode (dc-to-ac); (b) rectifier operation mode (ac-to-dc).

In addition, is necessary to note that, during the converter operation, always two switches are kept fixed, turned on or off, according to the processed power flow. The leg with highest reference current is the one that contains clamped switches. Assuming a balanced three phase system, all switches will spend 1/6 of a grid frequency period clamped, effectively reducing the switching frequency of the matrix-converter to 5/6 of the switching frequency. The clamping of one leg means that only three voltage vectors, in this case two active vectors and a zero state, are imposed

by the converter. This feature also contributes to the converter efficiency.

Due to the absence of a dc link in this system, the passive components of interest are the transformer and grid inductors. As illustrated in Figure  $6$ , both the dc side and matrix-converter switches contribute to the voltage imposed on the grid side inductors. This results in doubling the switching frequency seen by the inductors, effectively reducing the filtering requirements. Considering the average switching frequency is reduced to 5/6 because of the clamped leg, the ratio of switching frequency at the load and semiconductors' average switching frequency is 2.4.

The duration of the quasi-resonant transient is defined by  $(3)$ ,  $I_{lk}$  is the instantaneous current in the leakage inductance at the beginning of the quasi-resonant stage.

<span id="page-5-1"></span>
$$
t_{res} = 2 \cdot \sqrt{L_{lk} \cdot C_{eq}} \left( \frac{\pi}{2} \arctan \left( \frac{n \cdot I_{lk} \cdot L_{lk}}{v_{dc} \cdot C_{eq}} \right) \right) \tag{3}
$$

Fig. [7](#page-5-2) presents a contour plot of the time necessary to recharge the semiconductors output capacitances with zero initial transformer current. As expected, highest values of capacitances result in highest duty-cycle losses. In this sense, there is a tradeoff between the turn-off losses and duty-cycle losses, during the quasi-resonant stage.

The duration of the leg commutation transients can be calculated by  $(4)$ , where  $I_{ac,x}$  is the current of the phase under switching.

<span id="page-5-5"></span><span id="page-5-4"></span><span id="page-5-3"></span>
$$
t_{sc} = \frac{I_{ac,x} \cdot L_{lk}}{v_{dc}}
$$
 (4)

The processed current during the quasi-transient period is given by  $(5)$ , which solved for the maximum output current, results in [\(6\).](#page-5-5)

$$
i_{ac} = \pm v_{dc} \cdot \sqrt{\frac{C_{eq}}{L_{lk}}} \cdot \sin\left(\frac{t}{\sqrt{L_{lk} \cdot C_{eq}}}\right) \pm I_{lk}
$$

$$
\cdot \cos\left(\frac{t}{\sqrt{L_{lk} \cdot C_{eq}}}\right) \tag{5}
$$

$$
I_{lk,max} = \sqrt{\frac{C_{eq}}{L_{lk}} \cdot v_{dc}^2 + I_{lk,o}^2}
$$
 (6)

<span id="page-5-2"></span>

**FIGURE 7.** Contour plot of QR duration with no initial transformer current.

<span id="page-6-0"></span>

**FIGURE 8.** Space vector modulation for selecting optimized three vector sequence. The optimal three vector sequence is determined by the region of the reference vector in the normalized space vector frame, and then the real vectors are obtained by transforming the normalized vectors according to the current sector. Contour plot of QR duration with no initial transformer current.

#### <span id="page-6-1"></span>**TABLE 1.** Optimized three vector sequence in normalized reference frame.



#### <span id="page-6-2"></span>**TABLE 2.** Normalized space vector.



#### D. SPACE VECTOR MODULATION

The space vector modulation for the three-phase isolated matrix-converter is conceptually identical to the conventional three-phase two-level voltage-source converter (2L-VSC). This is necessary to synthesize a sinusoidal current for the ac grid side. The current sector imposes some constraints on possible vector sequences to allow ZCS of the matrixconverter switches. The optimized sequence must ensure that these constraints are fulfilled, as well as using the vectors adjacent to the refence vector and minimizing the zero vector when used. The optimized vector sequence for space vector modulation was first derived for the non-isolated highfrequency link converters in [\[29\]. T](#page-12-28)his sequence is presented in Fig. [8,](#page-6-0) while Table [1](#page-6-1) and Table [2](#page-6-2) presents the optimized vector sequence in the reference frame, and the normalized space vector, respectively. In this strategy, one active voltage vector is suppressed by being placed immediately before the dc side commutation. The result is a three-vectors sequence. This suppressed vector corresponds to the clamped leg used during the quasi-resonant transient.

As in any three-phase ac-dc converter, the voltage reference is rotated with a phase-angle of  $\Delta \theta = (k-1) \cdot \pi / 3$ , where *k* is the current sector, and placed in a normalized vector

frame composed of V', where the corresponding real voltage vector which depends on the current sector. The normalized zero vectors depend on the polarity of the current with highest reference value, i.e., the current with direction opposite to the other two, seen in Fig. [8.](#page-6-0) With positive current the zero vector remains unchanged whereas with negative reference the zero vectors  $V_0$  and  $V_7$  are exchanged.

The resulting optimal vector sequence depends on the reference voltage regions shown in Fig [8.](#page-6-0) For load angles near 0 or  $\pi$  radians it is always possible to use two adjacent vectors and a zero vector. On the other hand, at load angles near  $\pm \pi / 2$ , the zero vector is either the middle vector or not used at all. When operating near unity power factor in inverter operation, regions A and H, the first vector is always a zero vector. Instead, rectifier operation corresponds to regions D and E wherein the last vector is always a zero vector.

The duty cycles  $(\delta_x)$  are calculated according to [\(7\),](#page-6-3) while the real vector sequences are obtained from the current sectors, described in Fig. [8.](#page-6-0)

<span id="page-6-3"></span>
$$
\begin{bmatrix} \delta_1 \\ \delta_2 \\ \delta_3 \end{bmatrix} = \begin{bmatrix} \mathbf{V}'_{x,\alpha} & \mathbf{V}'_{y,\alpha} & \mathbf{V}'_{z,\alpha} \\ \mathbf{V}'_{x,\beta} & \mathbf{V}'_{y,\beta} & \mathbf{V}'_{z,\beta} \\ 1 & 1 & 1 \end{bmatrix} \begin{bmatrix} \mathbf{V}'^*_{\alpha} \\ \mathbf{V}'^*_{\beta} \\ 1 \end{bmatrix}
$$
 (7)

To reduce computational burden the inverse matrix can be preloaded to a look-up table in the signal processor/controller. The current sectors' boundaries and space vectors are 30 degrees out of phase, resulting in twelve different operating sectors. These 12 sectors consider not only the six possible voltage polarities but also the ratio of voltages of the same polarity.

#### <span id="page-7-0"></span>**III. APPLICATION REQUIREMENTS, STANDARDS, AND CONSIDERATIONS FOR COMPONENTS SELECTION**

One of the main contributions of this paper is the proposal of the three-phase isolated matrix-converter as a candidate solution to act as an i-AFE converter for residential dc energy buildings. In this application, specific design requirements are defined according to standards for dc electrical installations. Currently, the is a lack of standardization that cover all aspects related to dc energy buildings, since some of these standards are still under development, while others, even if established, have not yet gained widespread adoption in the industry. However, certain design criteria are considered common sense in several projects [\[30\], i](#page-12-29)ncluding isolation requirements, voltage specifications, and power levels [\[1\].](#page-12-0)

#### A. APPLICATION REQUIREMENTS

Currently, the main directives to standardize dc energy buildings are found in IEC 6034 [\[31\],](#page-13-0) and NPR 9090 [\[31\].](#page-13-0) Following these standards, the isolation between ac and dc parts is a mandatory criterion. Because of this reason, the current industrial solution is based on two-stage converters, as presented in Fig.  $3$  (a). On another hand, following the presented analysis, the single-stage solution can present some benefits, including better and flat efficiency, provided by the full soft-switching operation.

#### <span id="page-7-5"></span>1) CONVERTER EFFICIENCY

Reference [\[33\]](#page-13-1) provides insights into efficiency curve patterns for i-AFE converters. For applications in dc energy buildings, is necessary to ensure not just high peak efficiency, but also maintain very flat efficiency curves. This is important because dc energy buildings often require the i-AFE converter to operate at low power levels for long periods.

<span id="page-7-1"></span>

**FIGURE 9.** Examples of i-AFE converters' efficiency curves for different applications.

While other applications like uninterrupted power supplies and electrical vehicles primarily prioritize peak efficiency at

<span id="page-7-2"></span>

**FIGURE 10.** Simulation results, including: (a) transformer leakage current, during the inverter operation mode; (b) transformer leakage current during the rectifier operation mode; (c) rmscurrent for the primary-side switches (S<sub>1</sub>-S<sub>6</sub>); and (d) *rms*current for the secondary-side switches (S<sub>7</sub>-S<sub>10</sub>).

<span id="page-7-4"></span><span id="page-7-3"></span>maximum power levels, dc energy building demand a multiobjective focus. They need to ensure not only high efficiency at peak power but also maintain high efficiency at lower power levels. To illustrate it, Fig. [9](#page-7-1) presents an example to compare designs for conventional and dc energy building applications. This efficiency profile is essential to support sustained operation and energy efficiency in DC energy building applications, where power demand can vary widely over time.

#### 2) NOMINAL POWER

Reference [\[33\]](#page-13-1) presents a statistical analysis of the power demand profile inside energy buildings. Following the suggested power levels, the i-AFE converters should be designed to operate between 2 and 5 kW, being 3.5 kW a common parameter for different projects.

#### 3) INPUT VOLTAGE AND POWER QUALITY AC SIDE

Are defined by the ac grid standards. The ac voltage is commonly within 110-240 V*rms* for single-phase and 380-400 V*rms* for three-phase systems. For the input current, the maximum allowed total harmonic distortion should be less than 5%, within a range of 50% to 100% of the nominal power, while the power factor ideally should be unitary.

#### 4) DC VOLTAGE

NPR9090 covers a range of voltage levels, being 350 V*dc* the current standard for dc distribution inside builds.

Following, the discussed parameters, Table [3](#page-8-1) summarize the main design requirements for a i-AFE converter. In the following a preliminary simulation is presented to validate the proposed modulation strategy, and to evaluate the components stress over different operation points.

#### B. SIMULATION RESULTS AND COMPONENTS SELECTION

According to the presented parameters, the single-stage converter was simulated on PSIM software. A 50 kHz switching frequency was selected, while the simulation step is equal to 10 *n*s. For the transformer turns ratio (*n*:1), is necessary to note that, the clamping of a leg, and use of only two adjacent voltage vectors and the zero vector extends the linear modulation range to 1.154. With a line-to-line *rms* voltage of 400 V (V*max*−*rms*), the required turns ratio is:

$$
V_{max-rms} = n \cdot \frac{v_{dc}}{\sqrt{2}}
$$
 (8)

<span id="page-8-1"></span>**TABLE 3.** Main specifications and parameters of the designed prototype.

| Parameter/component   | Value/Specification           |
|-----------------------|-------------------------------|
| Input voltage $(ac)$  | 230 $V_{rms}$ (phase-neutral) |
| Nominal power $(P)$   | $3.5 \text{ kW}$              |
| Allowed THD           | 5 %                           |
| Output voltage $(dc)$ | 350 $V_{dc}$                  |



**FIGURE 11.** Experimental prototype, being: (1) control board; (2) driver circuits – dc side; (3) driver circuits – ac side; (4) power board; (5) high-frequency transformer; (6) heatsinks and semiconductors are in the bottom side; (7) inductive filters, including phases a, b, and c.

From [\(8\),](#page-8-2) the calculated turns ratio (*n*:1) is 1.62: 1. However, to compensate duty-cycle losses during the dead-time, and quasi-resonant transients, *n* was set was 1.82.

Fig. [10](#page-7-2) presents the main simulation results. Initially, the main waveforms were verified to check the converter operation modes. Fig.  $10$  (a) presents the transformer current for the inverter operation mode, when the quasi-resonant transient is verified before the zero state. Fig. [10 \(b\)](#page-7-2) presents the simulation result for the rectifier operation mode, showing the quasi-resonant state occurring after the zero current level.

Additionally, Fig.  $10$  (c) and Fig.  $10$  (d) presents the simulated results for *rms* current in the primary, and secondary switches for different power levels.

<span id="page-8-2"></span>Related to the component's selection, the peak line-to-line voltage is 570 volts at ac side. However, the matrix-converter switches suffer from a well-known problem of resonance between the output capacitance of the switches and the leakage inductance of the transformer. On the dc side there is no ringing problem, and 350 V is the resulted blocking voltage for the semiconductors. In additional, external capacitors can be added to increase the output capacitance. It allows to provide soft-switching. Due to this, the output capacitance of the switch is of little concern as it does not have a significant impact on switching losses. However, is necessary to note that, external capacitors must have good performance under dc bias conditions and tolerate high ripple current.

Based on these design considerations, the main converter parameters can be selected, including transformer, semiconductors, and filter inductors. In the following the experimental prototype is described and experimental results presented.

#### <span id="page-8-0"></span>**IV. EXPERIMENTAL RESULTS**

The built prototype was used to verify the performance of the proposed modulation and design. The parameters and specifications of the experimental prototype are summarized in Table [4.](#page-9-0) The converter design considers 350 V*dc* as output voltage, following the NPR9090 requirements. In addition, reference [1] [pre](#page-12-0)sents an overview related to design requirements for i-AFE converters, and can be used as complementary reference, to define the main converter design parameters. This allows to adequate the converter design to other industrial projects, and to compare the results with other cited papers.

In the following, the converter waveforms were obtained to demonstrate the soft-switching transients, and modulation strategy. The converter's waveforms were obtained with an oscilloscope Tektronix DPO4034 and efficiency with a power analyzer WT 1800.

#### A. SOFT-SWITCHING RESULTS

Fig. [12,](#page-9-1) Fig. [13,](#page-9-2) and Fig. [14](#page-9-3) presents the quasi-resonant (QR) transient, which occurs during the shoot-through state. Three different tests were performed for high, medium, and low power levels. This allows to evaluate the soft-switching conditions for a wide operation range.

Fig. [12 \(a\)](#page-9-1) presents the experimental results at nominal power (3.5 kW). At a high-power, there is enough processed power to fast recharge the output capacitance at the dc side. In this case, the quasi-resonant effect results in a minimum transient current, due to the fastest output capacitance charge. This can be verified in detail in Fig.  $12$  (b). The transformer's voltage on the primary side  $(v_{pri})$ , is briefly clamped to zero, due to the shoot-trough state. In addition is possible to note that, a voltage ringing occurs due to the resonance between output capacitances of the matrix-converter switches and leakage inductance (*Llk* ).

## **IEEE** Access®

#### <span id="page-9-0"></span>**TABLE 4.** Main specifications and parameters of the designed prototype.



<span id="page-9-1"></span>

**FIGURE 12.** Experimental results for the quasi-resonant state, at 3.5 kW: (a) transformer leakage current ( $i_{lk}$ ); primary (v<sub>pri</sub>), and secondary voltages ( $v<sub>sec</sub>$ ); (b) transient details.

Fig. [13 \(a\)](#page-9-2) presents the experimental results of the quasi-resonant transient at medium power (1.0 kW), while Fig. [13 \(b\)](#page-9-2) presents the details during the dead-time stage. In this case, is noticeable that the transformer current increase above the processed value, during the dead-time. It allows to accelerate the recharge of output capacitances at secondary side.

Similar results are found in Fig.  $14$  (a) and [\(b\),](#page-9-3) where presents an extreme case, at very low power (50 W). In this case, almost of all processed energy is used to recharge the output capacitances, providing by the quasi-resonant stage. However, is still possible to achieve ZVS-on, even almost noload current.

<span id="page-9-2"></span>

**FIGURE 13.** Experimental results for the quasi-resonant state, at 1.0 kW: (a) transformer leakage current ( $i_{lk}$ ); primary (v<sub>pri</sub>), and secondary voltages  $(v_{sec})$ ; (b) transient details.

<span id="page-9-3"></span>

**FIGURE 14.** Experimental results for the quasi-resonant state, at 50 W: (a) transformer leakage current ( $i_{lk}$ ); primary (v<sub>pri</sub>), and secondary voltages  $(v<sub>sec</sub>)$ ; (b) transient details.

To evaluate the soft-switching operation, Fig. [15](#page-10-0) presents the transients results of the semiconductors switching at dc side. Fig.  $15$  (a), which presents the gate-source signal (*vgs*−*S*7), drain-source current (*ids*−*S*7) and blocking voltage (*vds*−*S*7), for the semiconductor S7. According to the experimental results, when the semiconductor is turned off, the



<span id="page-10-0"></span>

**FIGURE 15.** Soft-switching conditions for the dc side switches: (a) gating signal (v<sub>gs−S7</sub>), drain-source current (i<sub>ds−S7</sub>), and drain-source voltage (v<sub>ds−S7</sub>); (b) transient details.

current starts to decrease, but the voltage derivative is limited by the output capacitances, reducing the turn-off losses. Fig. [15 \(b\)](#page-10-0) presents the soft-switching condition during the turn-on. Initially, the output capacitors are fully discharged, resulting in zero voltage before the gating signal (*vgs*−*S*7) being applied in  $S_7$ . When  $S_7$  is turned-on, the current beings to rise with  $v_{ds-S7} = 0$ , charactering ZVS-on.

Fig. [16](#page-10-1) presents the experimental results for the ac side. During the overlap stage, the ac side switches current starts to decrease until achieve zero. After being blocked by the synchronous rectification stage, the drain-source current (*iS*2) of  $S_2$  is kept at zero, allowing the ZCS-off.

Fig. [17](#page-10-2) presents the experimental results for the clamped leg, used for the quasi-resonant stage. Here is important to note that two switches are not switched constantly. These switches continuously conduct the processed current and are not subjected to any switching stress or reverse recovery problem, which also contributes to the conversion efficiency.

Fig. [18 \(a\),](#page-10-3) shows the experimental results for the sector change. Fig. [18 \(b\)](#page-10-3) presents the resulted sinusoidal currents at the ac side. During the converter operation, the sectors must be changed 12 times according to the grid period (50 Hz). According to the sector changes, a path must always be ensured for the ac grid current.

To ensure this, an intermediate freewheeling state is used between the different sectors. It allows to create a path for the inductor currents. When the sector changes, small distortions can be observed in the input current. However, is necessary to note that the selected switching frequency is high enough to avoid generating any THD issues, which is also

<span id="page-10-1"></span>

**FIGURE 16.** Soft-switching (ZVS-off) of  $S_2$ , at the matrix-converter side, including gating signal (v<sub>gs−S2</sub>), drain-source current (i<sub>ds−S2</sub>), and drain-source voltage (v<sub>ds−S2</sub>).

<span id="page-10-2"></span>

**FIGURE 17.** Experimental results for the clamped leg, during the quasi-resonant transient, including gating signal (v<sub>gs−S9</sub>), drain-source current (i<sub>ds−S9</sub>), and drain-source voltage (v<sub>ds−S9</sub>).

<span id="page-10-3"></span>

**FIGURE 18.** Experimental results for space vector modulation necessary to synthesize the ac current: (a) sectors change: (b) resulted ac currents.

a design parameter, previously defined in Table [2.](#page-6-2) According to the experimental results, the measured THD was 4.2% at 1.75 kW which represent 50% of the nominal power.

<span id="page-11-1"></span>

**FIGURE 19.** Transformer leakage current during the rectifier operation mode.



**FIGURE 20.** Experimental efficiency curves.

To compare the waveforms for both operation modes, inverter (dc-to-ac) and rectifier (ac-to-dc), Fig. [19](#page-11-1) presents the transformer current  $(i_{lk})$  during the rectifier operation. In this case, the leg commutation will always decrease the absolute value of the transformer current, while the previously results presented the current decreasing during the rectifier operation mode. This is according to the present theoretical waveforms, proving the bidirectionality of the proposed converter.

#### B. EFFICIENCY EVALUATION AND DISCUSSION

To evaluate the converter efficiency, the experimental prototype was tested over a wide power range, and the data were acquired with the power analyzer Yokogawa WT 1800. In addition, to compare the experimental results with an industrial approach, a second prototype was built based on a two-stage solution (ac-dc/dc-dc), including a two-level voltage-source converter (2L-VSC) at the ac-dc stage, and a conventional dual-active bridge (DAB) converter for isolation. To provide a fair comparison, both prototypes were designed following the parameters presented in Table [2,](#page-6-2) including same semiconductors, transformer, inductors, and switching frequency.

Fig. 20 presents both measured efficiency curves. Initially is noticed that due to the full soft-switching range, provided by the proposed modulation sequence, the single-stage solution presents a very flat efficiency curve, being higher than 95% from 700 W, which represent 20 % of the nominal power. The peak efficiency was measured at 2.3 kW, resulting in 96.7 %, and at nominal power 96.5%.

For the two-stage solution, is not possible to ensure a flat efficiency curve. It can be explained because, the dual-active bridge converter, applied on the isolation stage have limitations in terms of circulating current, and soft-switching at low power. These issues are extensively discussed in the current literature, and readers seeking additional insights can refer to [\[34\]](#page-13-2) as a supplementary reference for further information.

<span id="page-11-2"></span>Furthermore, it is observed that the peak efficiency, measured at nominal power, is 95.4%. The lower efficiency in this solution is primarily due to the presence of two power processing stages. In the single-stage solution, the total input current is processed only once, at the matrix-converter stage. However, the two-stage solution requires processing the same current twice, resulting in increased conversion losses.

#### <span id="page-11-0"></span>**V. CONCLUSION**

Single-stage isolated dc-ac converters based on three-phase high-frequency link topology can be an attractive alternative to widely adopted two-stage converter with intermediate dc link. Topologies with matrix-converter of a current-source type offer the advantage of reduced conduction losses and computation burden. At the same time, the problems related to voltage spikes, switching losses and lack of optimal modulation methods suited for bidirectional operation hindered their adoption in practical applications.

To contribute to further development of such topologies, this paper presented a modulation strategy to provide full-range soft switching and low energy circulation, which ensures high and flat efficiency curve under all operation range. The proposed method provides the following benefits:

- ZVS turn-on and soft turn-off of the dc-side transistors at all loads, reducing their switching losses.
- All matrix stage switches will spend 1/6 of a grid frequency period in the on-state, effectively reducing the switching frequency of the matrix-converter to 5/6 of the switching frequency.
- The method uses only matrix-converter for the current regulation and does not require a modulation scheme change with variation of ac voltage, dc voltage or power level. The same underlying principle provides both rectifier and inverter operation using the same hardware design.

At the same time, there are several design challenges that must be considered. The voltage ringing problem at the matrix-converter still remains and in general, cannot be completely solved with modulation scheme only. Slight voltage overrating approach used in this paper can be an acceptable solution. The transformer leakage inductance should preferably be minimized to reduce the duty-cycle loss related to matrix-converter commutations.

The experimental results with 3.5 kW prototype demonstrated that, despite abovementioned challenges, with the proposed modulation it is possible to develop isolated ac-dc interface converter that features relatively flat efficiency curve and reaches peak value of 96.7% at 2.3kW, while the conventional two-stage solution results in only 95.4% of peak

efficiency. The properties of SiC MOSFETs have improved the performance of matrix-converter stage due to superior reverse recovery behaviour and reduced conduction losses at part load. Such characteristics are exactly what is required for i-AFE application, where a large amount of energy is processed at low power levels. With the emerging of monolithic bidirectional devices, like GaN-based HEMTs, the required semiconductor count can be potentially reduced by 37.5%, making the concept even more attractive for the industry. Therefore, isolated ac-dc converter based on a three-phase high frequency link topology can be a suitable solution for such emerging applications as battery storage, EV chargers and i-AFE stage for dc microgrids.

#### **REFERENCES**

- <span id="page-12-0"></span>[\[1\] E](#page-0-0). L. Carvalho, A. Blinov, A. Chub, P. Emiliani, G. de Carne, and D. Vinnikov, ''Grid integration of DC buildings: Standards, requirements and power converter topologies,'' *IEEE Open J. Power Electron.*, vol. 3, pp. 798–823, 2022, doi: [10.1109/OJPEL.2022.](http://dx.doi.org/10.1109/OJPEL.2022.3217741) [3217741.](http://dx.doi.org/10.1109/OJPEL.2022.3217741)
- <span id="page-12-1"></span>[\[2\] J](#page-0-1). Gutiérrez-Escalona, C. Roncero-Clemente, E. González-Romera, M. I. Milanés-Montero, O. Husev, and E. Romero-Cadaval, ''PV-battery assisted three-level T-type inverter for AC residential nanogrid realized with small-scale HIL units,'' *IEEE Access*, vol. 11, pp. 48007–48021, 2023, doi: [10.1109/ACCESS.2023.3276235.](http://dx.doi.org/10.1109/ACCESS.2023.3276235)
- <span id="page-12-2"></span>[\[3\] L](#page-0-2). H. Meneghetti, E. L. Carvalho, E. G. Carati, G. W. Denardin, J. P. da Costa, C. M. de Oliveira Stein, and R. Cardoso, ''Hybrid inverter and control strategy for enabling the PV generation dispatch using extralow-voltage batteries,'' *Energies*, vol. 15, no. 20, p. 7539, Oct. 2022, doi: [10.3390/en15207539.](http://dx.doi.org/10.3390/en15207539)
- <span id="page-12-3"></span>[\[4\] M](#page-0-3). Najafzadeh, R. Ahmadiahangar, O. Husev, I. Roasto, T. Jalakas, and A. Blinov, ''Recent contributions, future prospects and limitations of interlinking converter control in hybrid AC/DC microgrids,'' *IEEE Access*, vol. 9, pp. 7960–7984, 2021, doi: [10.1109/ACCESS.2020.](http://dx.doi.org/10.1109/ACCESS.2020.3049023) [3049023.](http://dx.doi.org/10.1109/ACCESS.2020.3049023)
- <span id="page-12-4"></span>[\[5\] Z](#page-0-4). Ali, Y. Terriche, L. Q. N. Hoang, S. Z. Abbas, M. A. Hassan, M. Sadiq, C.-L. Su, and J. M. Guerrero, ''Fault management in DC microgrids: A review of challenges, countermeasures, and future research trends,'' *IEEE Access*, vol. 9, pp. 128032–128054, 2021, doi: [10.1109/ACCESS.2021.3112383.](http://dx.doi.org/10.1109/ACCESS.2021.3112383)
- <span id="page-12-5"></span>[\[6\] E](#page-0-5). L. Carvalho, L. V. Bellinaso, R. Cardoso, and L. Michels, ''Distributed price-based power management for multibuses DC nanogrids EEMS,'' *IEEE J. Emerg. Sel. Topics Power Electron.*, vol. 10, no. 5, pp. 5509–5521, Oct. 2022, doi: [10.1109/JESTPE.2022.3152101.](http://dx.doi.org/10.1109/JESTPE.2022.3152101)
- <span id="page-12-6"></span>[\[7\] D](#page-0-6). Kumar, F. Zare, and A. Ghosh, ''DC microgrid technology: System architectures, AC grid interfaces, grounding schemes, power quality, communication networks, applications, and standardizations aspects,'' *IEEE Access*, vol. 5, pp. 12230–12256, 2017, doi: [10.1109/ACCESS.2017.2705914.](http://dx.doi.org/10.1109/ACCESS.2017.2705914)
- <span id="page-12-7"></span>[\[8\] J](#page-1-2).-S. Kim, J.-M. Kwon, and B.-H. Kwon, "High-efficiency twostage three-level grid-connected photovoltaic inverter,'' *IEEE Trans. Ind. Electron.*, vol. 65, no. 3, pp. 2368–2377, Mar. 2018, doi: [10.1109/TIE.2017.2740835.](http://dx.doi.org/10.1109/TIE.2017.2740835)
- <span id="page-12-8"></span>[\[9\] H](#page-1-3). Wu, Y. Jia, F. Yang, L. Zhu, and Y. Xing, ''Two-stage isolated bidirectional DC–AC converters with three-port converters and two DC buses,'' *IEEE J. Emerg. Sel. Topics Power Electron.*, vol. 8, no. 4, pp. 4428–4439, Dec. 2020, doi: [10.1109/JESTPE.2019.2936145.](http://dx.doi.org/10.1109/JESTPE.2019.2936145)
- <span id="page-12-9"></span>[\[10\]](#page-1-4) S. S. Khan and H. Wen, "A comprehensive review of fault diagnosis and tolerant control in DC–DC converters for DC microgrids,'' *IEEE Access*, vol. 9, pp. 80100–80127, 2021, doi: [10.1109/ACCESS.2021.3083721.](http://dx.doi.org/10.1109/ACCESS.2021.3083721)
- <span id="page-12-10"></span>[\[11\]](#page-1-5) H. Wang and F. Blaabjerg, ''Reliability of capacitors for DC-link applications in power electronic converters—An overview,'' *IEEE Trans. Ind. Appl.*, vol. 50, no. 5, pp. 3569–3578, Sep. 2014, doi: [10.1109/TIA.2014.2308357.](http://dx.doi.org/10.1109/TIA.2014.2308357)
- <span id="page-12-11"></span>[\[12\]](#page-1-6) O. Korkh, A. Blinov, D. Vinnikov, and A. Chub, "Review of isolated matrix inverters: Topologies, modulation methods and applications,'' *Energies*, vol. 13, no. 9, p. 2394, May 2020, doi: [10.3390/](http://dx.doi.org/10.3390/en13092394) [en13092394.](http://dx.doi.org/10.3390/en13092394)
- <span id="page-12-12"></span>[\[13\]](#page-1-7) E. L. Carvalho, A. Blinov, A. Chub, and D. Vinnikov, ''Overview of single-stage isolated AC–DC topologies for interfacing DC and AC grids,'' in *Proc. IEEE 13th Int. Symp. Power Electron. Distrib. Gener. Syst. (PEDG)*, Kiel, Germany, Jun. 2022, pp. 1–6, doi: [10.1109/PEDG54999.2022.9923249.](http://dx.doi.org/10.1109/PEDG54999.2022.9923249)
- <span id="page-12-13"></span>[\[14\]](#page-1-8) B. R. de Almeida, J. W. M. de Araújo, P. P. Praça, and D. D. S. Oliveira, ''A single-stage three-phase bidirectional AC/DC converter with highfrequency isolation and PFC,'' *IEEE Trans. Power Electron.*, vol. 33, no. 10, pp. 8298–8307, Oct. 2018, doi: [10.1109/TPEL.2017.2775522.](http://dx.doi.org/10.1109/TPEL.2017.2775522)
- <span id="page-12-14"></span>[\[15\]](#page-1-9) L. Schrittwieser, M. Leibl, and J. W. Kolar, ''99% efficient isolated three-phase matrix-type DAB buck-boost PFC rectifier,'' *IEEE Trans. Power Electron.*, vol. 35, no. 1, pp. 138–157, Jan. 2020, doi: [10.1109/TPEL.2019.2914488.](http://dx.doi.org/10.1109/TPEL.2019.2914488)
- <span id="page-12-15"></span>[\[16\]](#page-1-10) Y. Xu, Z. Wang, Z. Zou, G. Buticchi, and M. Liserre, ''Voltage-fed isolated matrix-type AC/DC converter for wind energy conversion system,'' *IEEE Trans. Ind. Electron.*, vol. 69, no. 12, pp. 13056–13068, Dec. 2022, doi: [10.1109/TIE.2022.3140524.](http://dx.doi.org/10.1109/TIE.2022.3140524)
- <span id="page-12-16"></span>[\[17\]](#page-1-11) Y. Wang, H. Liu, and P. Wheeler, "Research on the voltage spike suppression strategy for three-phase high frequency link matrix-type inverter,'' *IEEE J. Emerg. Sel. Topics Power Electron.*, vol. 10, no. 5, pp. 6070–6083, Oct. 2022, doi: [10.1109/JESTPE.2022.3155249.](http://dx.doi.org/10.1109/JESTPE.2022.3155249)
- <span id="page-12-17"></span>[\[18\]](#page-1-12) M. A. Sayed, T. Takeshita, A. Iqbal, Z. M. Alaas, M. M. R. Ahmed, and S. M. Dabour, ''Modulation and control of a DC–AC converter with highfrequency link transformer for grid-connected applications,'' *IEEE Access*, vol. 9, pp. 166058–166070, 2021, doi: [10.1109/ACCESS.2021.3134813.](http://dx.doi.org/10.1109/ACCESS.2021.3134813)
- <span id="page-12-18"></span>[\[19\]](#page-1-13) D. Varajão, R. E. Araújo, L. M. Miranda, and J. A. P. Lopes, ''Modulation strategy for a single-stage bidirectional and isolated AC–DC matrix converter for energy storage systems,'' *IEEE Trans. Ind. Electron.*, vol. 65, no. 4, pp. 3458–3468, Apr. 2018, doi: [10.1109/TIE.2017.2752123.](http://dx.doi.org/10.1109/TIE.2017.2752123)
- <span id="page-12-19"></span>[\[20\]](#page-1-14) X. Li, F. Wu, G. Yang, H. Liu, and T. Meng, ''Dual-period-decoupled space vector phase-shifted modulation for DAB-based three-phase singlestage AC–DC converter,'' *IEEE Trans. Power Electron.*, vol. 35, no. 6, pp. 6447–6457, Jun. 2020, doi: [10.1109/TPEL.2019.2950059.](http://dx.doi.org/10.1109/TPEL.2019.2950059)
- <span id="page-12-20"></span>[\[21\]](#page-1-15) A. Blinov, O. Korkh, A. Chub, D. Vinnikov, D. Peftitsis, S. Norrga, and I. Galkin, ''High gain DC–AC high-frequency link inverter with improved quasi-resonant modulation,'' *IEEE Trans. Ind. Electron.*, vol. 69, no. 2, pp. 1465–1476, Feb. 2022, doi: [10.1109/TIE.2021.3060657.](http://dx.doi.org/10.1109/TIE.2021.3060657)
- <span id="page-12-21"></span>[\[22\]](#page-1-16) M. A. Sayed, K. Suzuki, T. Takeshita, and W. Kitagawa, ''PWM switching technique for three-phase bidirectional grid-tie DC–AC–AC converter with high-frequency isolation,'' *IEEE Trans. Power Electron.*, vol. 33, no. 1, pp. 845–858, Jan. 2018, doi: [10.1109/TPEL.2017.2668441.](http://dx.doi.org/10.1109/TPEL.2017.2668441)
- <span id="page-12-22"></span>[\[23\]](#page-1-17) P. Nayak, K. Rajashekara, and S. K. Pramanick, "Soft-switched modulation technique for a single-stage matrix-type isolated DC–AC converter,'' *IEEE Trans. Ind. Appl.*, vol. 55, no. 6, pp. 7642–7656, Nov. 2019, doi: [10.1109/TIA.2018.2889977.](http://dx.doi.org/10.1109/TIA.2018.2889977)
- <span id="page-12-23"></span>[\[24\]](#page-1-18) S. Norrga, ''Experimental study of a soft-switched isolated bidirectional AC–DC converter without auxiliary circuit,'' *IEEE Trans. Power Electron.*, vol. 21, no. 6, pp. 1580–1587, Nov. 2006, doi: [10.1109/TPEL.2006.882969.](http://dx.doi.org/10.1109/TPEL.2006.882969)
- <span id="page-12-24"></span>[\[25\]](#page-1-19) S. Norrga, S. Meier, and S. Ostlund, "A three-phase soft-switched isolated AC/DC converter without auxiliary circuit,'' *IEEE Trans. Ind. Appl.*, vol. 44, no. 3, pp. 836–844, Jun. 2008, doi: [10.1109/TIA.2008.921430.](http://dx.doi.org/10.1109/TIA.2008.921430)
- <span id="page-12-25"></span>[\[26\]](#page-2-3) S. K. Mazumder, R. K. Burra, R. Huang, M. Tahir, and K. Acharya, ''A universal grid-connected fuel-cell inverter for residential application,'' *IEEE Trans. Ind. Electron.*, vol. 57, no. 10, pp. 3431–3447, Oct. 2010, doi: [10.1109/TIE.2009.2038943.](http://dx.doi.org/10.1109/TIE.2009.2038943)
- <span id="page-12-26"></span>[\[27\]](#page-3-1) N. Kummari, S. Chakraborty, and S. Chattopadhyay, ''An isolated high-frequency link microinverter operated with secondary-side modulation for efficiency improvement,'' *IEEE Trans. Power Electron.*, vol. 33, no. 3, pp. 2187–2200, Mar. 2018, doi: [10.1109/TPEL.2017.](http://dx.doi.org/10.1109/TPEL.2017.2699945) [2699945.](http://dx.doi.org/10.1109/TPEL.2017.2699945)
- <span id="page-12-27"></span>[\[28\]](#page-3-2) A. Blinov, I. Verbytskyi, D. Peftitsis, and D. Vinnikov, ''Regenerative passive snubber circuit for high-frequency link converters,'' *IEEE J. Emerg. Sel. Topics Ind. Electron.*, vol. 3, no. 2, pp. 252–257, Apr. 2022, doi: [10.1109/JESTIE.2021.3066897.](http://dx.doi.org/10.1109/JESTIE.2021.3066897)
- <span id="page-12-28"></span>[\[29\]](#page-3-3) C.-Y. Lim, Y. Jeong, and G.-W. Moon, ''Phase-shifted full-bridge DC–DC converter with high efficiency and high power density using centertapped clamp circuit for battery charging in electric vehicles,'' *IEEE Trans. Power Electron.*, vol. 34, no. 11, pp. 10945–10959, Nov. 2019, doi: [10.1109/TPEL.2019.2899960.](http://dx.doi.org/10.1109/TPEL.2019.2899960)
- <span id="page-12-29"></span>[\[30\]](#page-7-3) Y. Neyret. (2021). *DC Microgrids: Principles and Benefits*. DC Systems White Paper. [Online]. Available: https://www.dc.systems/assets/ public/DCSystems-White-Paper.pdf
- <span id="page-13-0"></span>[\[31\]](#page-7-4) *Low-Voltage Electrical Installations—Part 4: Protection for Safety— Protection Against Electrical Shock*, Standard IEC 60364-4-41, Int. Electrotechnical Commission, Geneva, Switzerland, 2017. [Online]. Available: https://webstore.iec.ch/publication/60169
- [\[32\]](#page-0-7) *NL: DC Installations for Low Voltage*, Standard NPR 9090:2018, Royal Dutch Standardization Inst. (NEN), Delft, The Netherlands, Sep. 2018, pp. 1–50.
- <span id="page-13-1"></span>[\[33\]](#page-7-5) E. L. Carvalho, A. Blinov, A. Sidorova, A. Chub, and D. Vinnikov, ''Evaluation of dual-active bridge converter for DC energy buildings,'' in *Proc. IEEE 17th Int. Conf. Compat., Power Electron. Power Eng. (CPE-POWERENG)*, Tallinn, Estonia, Jun. 2023, pp. 1–6, doi: [10.1109/CPE-POWERENG58103.2023.10227460.](http://dx.doi.org/10.1109/CPE-POWERENG58103.2023.10227460)
- <span id="page-13-2"></span>[\[34\]](#page-11-2) E. L. Carvalho, C. A. Felipe, L. V. Bellinaso, C. M. D. O. Stein, R. Cardoso, and L. Michels, ''Asymmetrical-PWM DAB converter with extended ZVS/ZCS range and reduced circulating current for ESS applications,'' *IEEE Trans. Power Electron.*, vol. 36, no. 11, pp. 12990–13001, Nov. 2021, doi: [10.1109/TPEL.2021.3078734.](http://dx.doi.org/10.1109/TPEL.2021.3078734)



EDIVAN LAERCIO CARVALHO (Member, IEEE) received the B.Sc. and M.Sc. degrees in electrical engineering from the Federal University of Technology—Paraná (UTFPR), Pato Branco, Brazil, in 2015 and 2018, respectively, and the Ph.D. degree in electrical engineering from the Federal University of Santa Maria (UFSM), Santa Maria, Brazil. Currently, he is a Postdoctoral Researcher with the Tallinn University of Technology, Tallinn, Estonia. His current research interests

include high-frequency power converter topologies, net-zero energy buildings, and power management systems.



ANDREI BLINOV (Senior Member, IEEE) received the M.Sc. degree in electrical drives and power electronics and the Ph.D. degree from the Tallinn University of Technology, Tallinn, Estonia, in 2008 and 2012, respectively. The Ph.D. dissertation is devoted to the research of switching properties and performance improvement methods of high-voltage IGBT-based dc–dc converters. After the Ph.D. studies, he spent two years in Sweden working as a Postdoctoral Researcher with the

KTH Royal Institute of Technology. He is currently a Senior Researcher with the Department of Electrical Power Engineering and Mechatronics, Tallinn University of Technology. His current research interests include the research of switch-mode power converters, new semiconductor technologies, and energy storage systems.



PIETRO EMILIANI (Student Member, IEEE) received the B.Sc. and M.Sc. (cum laude) degrees in electrical engineering from Politecnico di Milano, Milan, Italy, in 2021. He is currently pursuing the Ph.D. degree with the Power Electronics Group, Tallinn University of Technology, Tallinn, Estonia. His current research interests include power electronics and DC distribution grids, with a focus on energy management systems for residential microgrids with integrated energy storage.



ANDRII CHUB (Senior Member, IEEE) received the B.Sc. and M.Sc. degrees in electronic systems from Chernihiv State Technological University, Ukraine, in 2008 and 2009, respectively, and the Ph.D. degree in electrical engineering from the Tallinn University of Technology, Estonia, in 2016. He was with Kiel University, in 2017, and Federico Santa Maria Technical University, from 2018 to 2019. He is currently a Senior Researcher with the Power Electronics Group,

Tallinn University of Technology. He has coauthored more than 100 articles on power electronics and applications. His current research interests include advanced dc–dc converter topologies, renewable energy conversion systems, energy-efficient buildings, reliability, and fault-tolerance of power electronic converters.



DMITRI VINNIKOV (Fellow, IEEE) received the Dipl.Eng., M.Sc., and Dr.Sc.Techn. degrees in electrical engineering from the Tallinn University of Technology, Tallinn, Estonia, in 1999, 2001, and 2005, respectively. He is currently the Head of the Power Electronics Group, Department of Electrical Power Engineering and Mechatronics, Tallinn University of Technology. Moreover, he is one of the founders and leading researchers of ZEBE— Estonian Centre of Excellence for zero energy and

resource efficient smart buildings and districts. He has authored or coauthored two books, five monographs, and one book chapter. He has published more than 400 articles on power converter design and development and is the holder of numerous patents and utility models in this field. His current research interests include the applied design of power electronic converters and control systems, renewable energy conversion systems (photovoltaic and wind), impedance-source power converters, and the implementation of wide bandgap power semiconductors. He is the Chair of the IEEE Estonia Section.