Received 20 October 2020; revised 18 November 2020; accepted 22 November 2020. Date of publication 25 November 2020; date of current version 28 January 2021. The review of this article was arranged by Editor M. Chan.

Digital Object Identifier 10.1109/JEDS.2020.3040445

# Analysis of Trap and Recovery Characteristics Based on Low-Frequency Noise for E-Mode GaN HEMTs Under Electrostatic Discharge Stress

X. B. XU<sup>1</sup>, B. LI<sup>1</sup> (Member, IEEE), Y. Q. CHEN<sup>1</sup> (Member, IEEE), Z. H. WU<sup>1</sup> (Member, IEEE), Z. Y. HE<sup>1</sup>, L. LIU<sup>3</sup>, S. Z. HE<sup>2</sup>, Y. F. EN<sup>1</sup>, AND Y. HUANG<sup>2</sup> (Member, IEEE)

1 School of Electronic and Information Engineering, South China University of Technology, Guangzhou 510641, China 2 Science and Technology on Reliability Physics and Application of Electronic Component Laboratory, The No. 5 Electronics Research Institute, Ministry of Industry and Information Technology of China, Guangzhou 510610, China 3 School of Electronic and Information Engineering, Sun Yat-sen University, Guangzhou 510275, China

CORRESPONDING AUTHORS: B. LI AND Y. Q. CHEN (e-mail: phlibin@scut.edu.cn; yiqiang-chen@hotmail.com)

This work was supported in part by the National Key Research and Development Program of China under Grant 2018YFB1802100; in part by the Key-Area Research and Development Program of Guangdong Province under Grant 2020B010173001 and Grant 2020B010171002; and in part by the Natural Science Foundation of Guangdong Province under Grant 2020A1515010110.

**ABSTRACT** The ESD effects on the E-mode AlGaN/GaN high-electron mobility transistors (HEMTs) with p-GaN gate are investigated under repetitive TLP pulses. Firstly, the degradation and recovery of output, transfer characteristics, gate-leakage characteristics and low-frequency noises (LFN) are analyzed in detail before and after reverse electrostatic discharge (ESD) stress. The experimental results show that the electrical characteristics of the devices gradually degraded as the transmission line pulse (TLP) pulses increased. Subsequently, the LFN measurements are performed over the frequency range of 1 Hz–10 KHz by increasing TLP pulses. Finally, the recovery tendency of *DC* (direct current) characteristics and trap density are studied and discussed after resting the device at room temperature for 1 to 3 months. These results physically confirm that the mechanism of the performance degradation and recovery of the devices could be attributed to the trapping and releasing processes of electrons in the p-GaN layer and AlGaN barrier layer of AlGaN/GaN HEMTs, which change the electric field distribution under the gate.

**INDEX TERMS** AlGaN/GaN, high-electron-mobility transistor (HEMT), recovery, reverse ESD stress, low-frequency noise (LFN).

### I. INTRODUCTION

During the past decade, Gallium nitride (GaN) has attracted great attention due to its impressive properties like wide bandgap (3.4 eV), high breakdown field (3.3 MV/cm) and low dielectric constant (9). Moreover, the large two-dimensional (2-D) electron gas concentration confined by a larger conduction band discontinuity between GaN and AlGaN and the presence of polarization fields enhances the carrier mobility (1500-2000 cm<sup>-2</sup>/V) in AlGaN/GaN material system [1]. As a result, the high two-dimensional electron gas (2DEG) density ( $10^{13}$  cm<sup>-2</sup>), high electron peak velocity ( $3 \times 10^7$  cm/s) and high electron saturation velocity ( $1.5 \times 10^7$  cm/s) constitute important advantages of AlGaN/GaN hetero-junction with respect to their silicon (Si) and GaAs counterpart [2]–[4]. GaN-based high-electron

mobility transistors (HEMTs) are emerging as a key technology for high frequency, high power, and high temperature applications [5]–[9].

In GaN-based AlGaN/GaN HEMTs, the 2DEG forms in the AlGaN/GaN hetero-junction natively without gate bias voltage. Which result in GaN HEMTs are normallyon switches (Depletion mode HEMTs, DHEMTs). However, the devices are required to exhibit a normally-off operation in most applications. In response to this, the p-doped gates (p-gate) is adopted as one of the key technological solutions to achieve normally-off Enhancement-mode HEMTs (E-HEMTs) [10]–[12].

Despite the cost of AlGaN/GaN HEMT has significantly reduced, electrostatic discharge (ESD) related reliability still represents a great threat to its widespread use though GaN has demonstrated a high breakdown field of 3.3 MV/cm. As the market is growing, the long-term reliability issues of GaN HEMTs have been widely investigated in the literature. Among the issues, the device capability to survive the fast transients and high injection conditions, such as ESD, is very critical. For instance, Tazzoli et al. reported ESD robustness of HEMTs with 100-ns transmission line pulse (TLP), and showed that the HEMT failure is triggered by gate-source diode degradation [13]. Rossetto et al. reported field- and power-dependent failure in GaN HEMT under OFF- and ONstate, respectively. And the scanning electron microscopy was extensively used to achieve a complete description of the failure processes [5]. Kuzmík et al. compared the effects of drain-source TLP tests performed with gate grounded or floating, and prove that damage is due to current filamentation and high density electron flow [14], [15]. On the other hand, Fernández et al. [10] investigated the snapback behavior in AlGaN/GaN HEMTs. The role of the Schottky gate and MESA is investigated using special test structures. Besides, the influence of piezoelectric field, carrier trapping, and selfheating on ESD behavior are studied [1], [16], [17]. Due to the respectable noise performance, GaN HEMT technology are attracting a significant interest not only for power applications, but also for low-noise amplifications [18]-[21].

However, those investigations only present a comprehensive experimental study of the ESD behavior of the GaN HEMT. Despite p-GaN HEMTs are commercially available, the root cause for the ESD robustness and degradation remains unknown. Moreover, to the best of our knowledge, no detailed analysis of the degradation and recovery characteristics of E-mode GaN HEMTs with p-GaN gate under reverse ESD stress has been presented so far in the literature. In our previous research, the effect of TLP stress on an E-mode GaN HEMTs with p-GaN gate which are manufactured by Panasonic was investigated under high reverse voltage (-200 V) [22]. The permanent degradation of the device was observed and the characteristics of devices shows no signs of recovery.

The aim of this article is to investigate the degradation and recovery characteristics of AlGaN/GaN HEMTs with p-GaN gate under reduced repetitive TLP voltage of -80 V to intentionally slow down the device degradation, which means not cause permanent damage to the DUTs. Besides, their failure mechanisms are qualitatively analyzed based on the low-frequency noises (LFN) method. The results may provide useful guidelines for E-mode GaN HEMTs applications.

## **II. EXPERIMENTAL**

The Devices Under Test (DUTs) employed in this work were commercially available single-chip, lateral 48 A–150 V E-mode AlGaN/GaN power switching HEMTs from EPC Inc. The device has a typical on-state resistance of 7 m $\Omega$ and a thermally stable threshold voltage of 1.4 V. The AlGaN/GaN hetero-structure of DUTs consists of an AlGaN barrier layer, a GaN transition layer, and a GaN buffer layer. The schematic and test structures of the typical DUT are



FIGURE 1. Schematic view of the studied AlGaN/GaN HEMT. Artwork not in scale.



FIGURE 2. Photograph of the studied AlGaN/GaN HEMT in PCB package and the backside of the single-chip.



FIGURE 3. Schematic diagrams of the proposed experiment setup.

shown in Fig. 1. For the purpose of testing convenience, the PCB package is adopted as photographed in Fig. 2 (compare to the single-chip DUT) to achieve the TO-247 package type. Furthermore, the DUTs are tested in the same package before and after repetitive ESD stress. The schematic of the experiment setup used for the tests is reported in Fig. 3. To understand the true influence of ESD stress on device degradation, the reverse 100 ns pulse stress was applied to the gate of DUTs by time-domain reflection TLP custom system (TDR-TLP). The test structures used in this work are with the drain under floating and source grounded condition. DC (direct current) characteristics are measured under various configurations using a semiconductor characterization system (Model: Agilent B1505A) at room temperature. The



FIGURE 4. Degradation in gate-to-source TLP stress current and leakage current of DUTs under TLP stress (100ns) at gate.

LFN performances are characterized by an SR785 dynamic signal analyzer, while filter and amplifier units are provided by Proplus 9812B. To improve the efficiency and accuracy of the test, the recovery characteristics are measured after resting the DUTs for 1 month and 3 months. New devices from the same batch have been utilized for different test groups to avoid accumulated degradation.

The gate-to-source TLP stress current and leakage current degrades of DUTs with each TLP pulse applied at the gate as shown in Fig. 4. An increasing reverse TLP voltage stress is applied to the gate of DUT. The leakage current ( $I_{leakage}$ ) were obtained during breaks with the *DC* voltage of 0.5 V, which was purposed to trace the degradation of the devices. As shown in Fig. 4, a steeply rising of  $I_{leakage}$  from  $5.7 \times 10^{-11}$  to  $2 \times 10^{-4}$  A is observed within the reverse TLP voltage stress of -87 V which indicates that the gate of the DUT had been broken down. To investigate the degradation and recovery characteristics of DUTs, the results in our following experiments were obtained at reduced TLP voltage of -80 V to intentionally slow down the device degradation during the repetitive TLP operation, which means not cause permanent damage to the DUTs.

### **III. RESULTS AND DISCUSSION**

Drain-to-source current ( $I_d$ ) was found to be an important parameter for monitoring the health of HEMTs under ESD conditions. In order to study the degrade of electrical parameters during TLP stress, we have then made a complete DC electrical characterization at selected TLP steps. Typical  $I_d - V_{ds}$  curves with drain-source voltage ( $V_{ds}$ ) ranging from 0 to 5.5 V, obtained before and after different TLP stress of 0, 20 and 400 pulses, are reported in Fig. 5. As can be noticed, the curves are measured at gate-source voltage ( $V_{gs}$ ) values ranging from 2 to 4.5 V. The  $I_d$  values obviously decrease with the increase of TLP pulses at the same  $V_{gs}$ . For instance, the typical  $I_d$  value decreases from 27.27 A to 0.069 A after 400 TLP pulses at  $V_{gs} = 2.5$  V



**FIGURE 5.** Output characteristics  $I_d - V_{ds}$  of AlGaN/GaN HEMTs before/after repetitive TLP pulses.



**FIGURE 6.** Transfer characteristics  $I_d - V_{gs}$  of AlGaN/GaN HEMTs before/after repetitive TLP pulses.

and  $V_{ds} = 5$  V. After resting the DUTs for 1 month at room temperature, the output characteristics of the devices shows an obvious trend of recovery. The  $I_d$  value increases from 0.069 A to 25.609 A with  $V_{gs} = 2.5$  V and  $V_{ds} = 5$  V, which is almost recovery to the original state of the DUTs. The TLP dependent transfer characteristics and transconductance  $(g_m)$  characteristics are obtained, Fig. 6 and Fig. 7 show the typical  $I_d - V_{gs}$  and  $g_m - V_{gs}$  characteristics of the DUT with  $V_{gs}$  values ranging from 0 to 5 V, respectively. As can be observed, the  $I_d - V_{gs}$  and  $g_m - V_{gs}$  curves of the DUT obviously demonstrate a positive shift ( $\approx 0.6$  V) and a max  $g_m$  slight decrease ( $\approx 6.56$  S) after 400 TLP pulses, which indicating that the modulation of the gate has weakened and electrons have been depleted in the channel of the DUT



**FIGURE 7.** Transconductance characteristics  $g_m - V_{gs}$  of AlGaN/GaN HEMTs before/after repetitive TLP pulses.



**FIGURE 8.** Drain-to-Source on resistance characteristics  $R_{ds(on)} - V_{gs}$  of AlGaN/GaN HEMTs before/after repetitive TLP pulses.

induced by repetitive TLP pulses. We can therefore suggest that, during the TLP pulses, the degradation takes place under the gate region. After resting the DUTs for 1 month at room temperature, the transfer characteristics and transconductance characteristics of the devices show a similar trend of recovery with output characteristics.

Fig. 8 summarizes the typical TLP dependent  $R_{ds(on)} - V_{gs}$  characteristics of the DUTs. The drain-source resistance  $(R_{ds(on)})$  values increase with the increase of TLP pulses and show recovery features after 1 month of resting at room temperature, which is in excellent agreement with the previous results in this article. The increase and recovery of  $R_{ds(on)}$  is a result of the threshold voltage  $(V_{th})$  shift as shown in Fig. 6. Meanwhile, in order to investigate the effect of TLP pulses on the p-GaN layer and channel of DUT, the gate to



FIGURE 9. Gate-to-source leakage current characteristics  $I_{gss} - V_{gs}$  of AlGaN/GaN HEMTs before/after repetitive TLP pulses.



FIGURE 10. Drain-to-source leakage current characteristics  $I_{dss} - V_{ds}$  of AlGaN/GaN HEMTs before/after repetitive TLP pulses.

source leakage current  $(I_{gss} - V_{gs})$  and drain to source leakage current  $(I_{dss} - V_{ds})$  characteristics of the device within the positive  $V_{gs}$  are also monitored and shown in Fig. 9 and 10, respectively. The leakage current after 400 TLP pulses decrease from 61.2  $\mu$ A to 37.9  $\mu$ A at the measured voltage of +6 V, and recovery to 56.6  $\mu$ A after 1 month of resting. However, the  $I_{dss} - V_{ds}$  characteristics show a slight increase after 400 TLP pulses, which indicates that the TLP stress causes no actual damage to the channel of the DUT, but increase the number of conducting carriers in the channel when the DUT is in off-state. After 1 month of resting, it shows a similar trend of recovery with previous results. Moreover, in general no further recovery tendency in the DC characteristics is observed, even if the samples are kept resting for more than 3 months, which is shown in Fig. 5 to Fig. 10.



FIGURE 11. Drain current noise power spectral densities versus frequency for the original devices.



FIGURE 12. The  $S_{id}/I_d^2$  at 10 Hz versus  $I_d$  for the original devices and devices after repetitive TLP pulses.

LFN measurements were proven to be an efficient tool to characterize the defects and the density of interface states existing in microelectronic devices, are widely used for reliability assessment of technologies [23], [24]. Signatures of the current or voltage spectral densities bring information about the crystal purity (1/f noise source) of the devices [25]. To further analyze the effect of repetitive TLP stress on the DUTs, the typical LFN spectrum are plotted in Fig. 11, which is obtained under various  $V_{gs}$  at  $V_{ds} = 0.1$  V. For the original DUT, the drain current noise power spectrum densities  $(S_{id})$ clearly show a pure 1/f- type spectrum with the frequency ( $\check{C}$ ) in the range of 1 Hz to 10 kHz, as shown in Fig. 11. There are two principal mechanisms to determine the origin of LFN, consist of carrier number fluctuation ( $\Delta N$ ) theory and mobility fluctuation  $(\Delta \mu)$  theory. According to the classic carrier number fluctuation ( $\Delta N$ ) theory (McWhorter model), the 1/f noise is induced by the fluctuations of interfacial charges, which are related to the trapping and de-trapping processes of free mobile carriers in the grain boundary and border traps close to the channel interface [26], [27]. The normalized drain current noises spectral versus Id taken at 10 Hz before and after repetitive TLP pulses are plotted in Fig. 12. Based on McWhorter model, the drain current noise can be evaluated as [26]:

$$\frac{S_{\rm id}}{I_{\rm d}^2} = \left(\frac{g_{\rm m}}{I_{\rm d}}\right)^2 S_{\nu fb} \tag{1}$$

where  $g_m$  is the device transconductance,  $S_{vfb}$  is the inputreferred flat-band spectral noise density.

For a pure  $\Delta N$  model,  $S_{vfb}$  can be expressed by:

$$S_{vfb} = \frac{q^{2kT\lambda N_{\rm t}}}{WLfC_{\rm b}^2} \tag{2}$$

where  $\lambda = 0.5$  is the tunneling attenuation coefficient for AlGaN, W and L are the gate width and length, respectively.  $C_b$  is the AlGaN barrier capacitance and  $N_t$ is the trap density includes traps in the grain boundaries, interface traps, and the traps in the p-GaN layer, which is mainly attributed to the traps distributed near the p-GaN/AlGaN/GaN heterointerface [26], [27].

According to Eq. (1) and (2),  $S_{vfb}$  and  $N_t$  can be extracted. Without knowing the values of W and L, the  $N_t$  of original DUT is assumed to  $N_{t0}$ . The extracted  $N_t$  decreases by about an order of magnitude from  $N_{t0}$  to  $0.13N_{t0}$  for DUTs after 400 TLP pulses. Moreover, the  $N_t$  recover to  $0.97N_{t0}$  after 1 month of rest and eventually return to  $0.98N_{t0}$  after 3 months of resting, almost recovery to the original state, which is in excellent agreement with the previous *DC* characteristics as shown in Fig. 5 to Fig. 10.

As presented in Fig. 13 and 14, The physical mechanism responsible for the degradation of AlGaN/GaN HEMTs under repetitive TLP stress is explained as follows [28]. There are several kinds of acceptor-like defects acting as traps are located in the p-GaN region and AlGaN barrier layer of the device as shown in Fig. 13 (a) and (b) [29]. As for the devices after repetitive TLP stress, the large negative gate voltage results in the electron injection to the p-GaN layer and AlGaN barrier layer from the gate [30], [31]. Note that the injection of the electrons from the gate to the channel is well suppressed by the heterobarrier at AlGaN/GaN heterojunction [32]. The electrons could be filling the acceptor-like traps, which is marked with red circles



FIGURE 13. (a) 2DEG and traps in the p-GaN layer and AlGaN barrier layer for the original AlGaN/GaN HEMTs, (b) Energy-band diagram of 2DEG and traps in the p-GaN layer and AlGaN barrier layer for the original AlGaN/GaN HEMTs.

and arrows. The injected electrons in the p-GaN layer and AlGaN barrier layer induce an electrostatic effect, that results from the negative charge accumulated at the acceptor-like traps, which eventually results in the depletion of electrons in the 2DEG. This conductivity modulation results in a significant decrease of the drain current. Afterwards, the electric field distribution under the gate is changed due to change in the traps occupancy as shown in Fig. 14, and it is supported by the extracted  $N_t$  results as shown in Fig.12. This also leads to the degradation of DC characteristics as shown in Fig. 5 to Fig. 9. Besides, the accumulated holes in the channel lead to a slight increase of  $I_{dss}$ , as illustrated in Fig. 10. After 1 month of resting, the electrons captured by the traps are nearly all released and the electric field distribution almost returns to the original state, which results in the recovery features as shown in Fig. 5 to Fig. 10 and Fig. 12. The DC characteristics are basically stable even if the samples are kept resting more than 3 months owing to almost no electrons are retaining on the traps after 1 month of resting.

#### **IV. CONCLUSION**

In summary, The ESD effect on conduction and low frequency noise characteristics in the E-mode AlGaN/GaN HEMTs with p-GaN gate are investigated under repetitive TLP pulses. The degradation and recovery behavior are

94



FIGURE 14. (a) Electron injection process for the AlGaN/GaN HEMTs during repetitive TLP pulses, (b) Energy-band diagram of electron injection process for the AlGaN/GaN HEMTs during repetitive TLP pulses.

examined. The ESD stress leads to the degradation of DC characteristics of the devices, such as the positive shift of the threshold voltage and transconductance peak value, and  $R_{ds(on)}$  increases obviously. In addition, based on the LFN method, measured low frequency noises show a pure 1/ftype spectrum, the trap density appears an obvious decrease for the devices after repetitive TLP pulses. After a period of time of resting, the trap density and DC characteristics of the device show a similar recovery tendency. The corresponding physical mechanism could be attributed to the trapping and releasing processes of electrons in the p-GaN layer and AlGaN barrier layer, which change the electric field distribution under the gate. Due to the sensitivity of III-V compounds to the ESD phenomena, the results of this article would significantly benefit the design and application of E-mode GaN power devices, especially when the devices applied to harsh conditions such as automotive and power conversion fields.

## REFERENCES

- [1] B. Shankar et al., "ESD behavior of AlGaN/GaN HEMT on Si: Physical insights, design aspects, cumulative degradation and failure analysis," in Proc. 30th Int. Conf. VLSI Design 16th Int. Conf. Embedded Syst., Jan. 2017, pp. 361–365, doi: 10.1109/VLSID.2017.57.
- [2] C. D. Santi, M. Meneghini, G. Meneghesso, and E. Zanoni, "Review of dynamic effects and reliability of depletion and enhancement GaN HEMTs for power switching applications," *IET Power Electron.*, vol. 11, no. 4, pp. 668–674, Sep. 2017, doi: 10.1049/iet-pel.2017.0403.

- [3] Y.-F. Wu *et al.*, "Performance and robustness of first generation 600 V GaN-on-Si power transistors," in *Proc. 1st IEEE Workshop Wide Bandgap Power Devices Appl.*, Oct. 2013, pp. 6–10, doi: 10.1109/WiPDA.2013.6695551.
- [4] Y.-F. Wu, J. Gritters, L. Shen, R. P. Smith, and B. Swenson, "kV-class GaN-on-Si HEMTs enabling 99% efficiency converter at 800 V and 100 kHz," *IEEE Trans. Power Electron.*, vol. 29, no. 6, pp. 2634–2637, Jun. 2014, doi: 10.1109/TPEL.2013.2284248.
- [5] I. Rossetto et al., "Demonstration of field- and powerdependent ESD failure in AlGaN/GaN RF HEMTs," *IEEE Trans. Electron Devices*, vol. 62, no. 9, pp. 2830–2836, Sep. 2015, doi: 10.1109/TED.2015.2463713.
- [6] H. Morkoc, Handbook of Nitrides Semiconductors and Devices. New York, NY, USA: Wiley, 2008.
- [7] O. Hilt, P. Kotara, F. Brunner, A. Knauer, R. Zhytnytska, and J. Wurl, "Improved vertical isolation for normally-off high voltage GaN-HFETs on n-SiC substrates," *IEEE Trans. Electron Devices*, vol. 60, no. 10, pp. 3084–3090, Oct. 2013, doi: 10.1109/TED.2013.2259492.
- [8] T. Ueda, T. Tanaka, and D. Ueda, "Current status on GaN-based RF-power devices," in *Proc. Eur. Solid-State Device Res. Conf (ESSDERC)*, Sep. 2011, pp. 36–41, doi: 10.1109/ESSCIRC.2011.6044915.
- [9] M. Ishida, T. Ueda, T. Tanaka, and D. Ueda, "GaN on Si technologies for power switching devices," *IEEE Trans. Electron Devices*, vol. 60, no. 10, pp. 3053–3059, Oct. 2013, doi: 10.1109/TED.2013.2268577.
- [10] M. Fernández et al., "Short-circuit study in medium-voltage GaN cascodes, p-GaN HEMTs, and GaN MISHEMTs," *IEEE Trans. Ind. Electron.*, vol. 64, no. 11, pp. 9012–9022, Nov. 2017, doi: 10.1109/tie.2017.2719599.
- [11] H. Li, C. Yao, L. Fu, X. Zhang, and J. Wang, "Evaluations and applications of GaN HEMTs for power electronics," in *Proc. Int. Power Electron. Motion Control Conf.*, May 2016, pp. 563–569, doi: 10.1109/IPEMC.2016.7512348.
- [12] E. A. Jones, F. F. Wang, and D. Costinett, "Review of commercial GaN power devices and GaN-based converter design challenges," *IEEE J. Emerg. Sel. Topics Power Electron.*, vol. 4, no. 3, pp. 707–719, Sep. 2016, doi: 10.1109/JESTPE.2016.2582685.
- [13] A. Tazzoli, F. Danesin, E. Zanoni, and G. Meneghesso, "ESD robustness of AlGaN/GaN HEMT devices," in *Proc. 29th Elect. Overstress/Electrostatic Discharge Symp. (EOS/ESD)*, Sep. 2007, pp. 4A.4-1–4A.4-9, doi: 10.1109/EOSESD.2007.4401762.
- [14] J. Kuzmík, D. Pogany, E. Gornik, P. Javorka, and P. Kordos, "Electrostatic discharge effects in AlGaN/GaN high-electron-mobility transistors," *Appl. Phys. Lett.*, vol. 83, no. 22, pp. 4655–4657, Dec. 2003, doi: 10.1063/1.1633018.
- [15] J. Kuzmik, D. Pogany, E. Gornik, P. Javorka, and P. Kordos, "Electrical overstress in AlGaN/GaN HEMTs: Study of degradation processes," *Solid-State Electron.*, vol. 48, no. 2, pp. 271–276, Feb. 2004, doi: 10.1016/S0038-11010300295-8.
- [16] B. Shankar, and M. Shrivastava, "Unique ESD behavior and failure modes of AlGaN/Ga N HEMTs," in *Proc. IEEE Int. Rel. Phys. Symp. (IRPS)*, vol. 38, no. 4, Sep. 2016, pp. EL-7-1–EL-7-5, doi: 10.1109/IRPS.2016.7574608.
- [17] B. Shankar, S. Raghavan, and M. Shrivastava, "ESD reliability of AlGaN/GaN HEMT technology," *IEEE Trans. Electron Devices*, vol. 66, no. 9, pp. 3053–3059, Sep. 2019, doi: 10.1109/TED.2019.2926781.
- [18] C. Sanabria *et al.*, "Influence of epitaxial structure in the noise figure of AlGaN/GaN HEMTs," *IEEE Trans. Microw. Theory Techn.*, vol. 53, no. 2, pp. 762–769, Feb. 2005, doi: 10.1109/tmtt.2004.840578.

- [19] A. Nalli *et al.*, "GaN HEMT noise model based on electromagnetic simulations," *IEEE Trans. Microw. Theory Techn.*, vol. 63, no. 8, pp. 2498–2508, Aug. 2015, doi: 10.1109/tmtt.2015.2447542.
- [20] O. Jardel *et al.*, "An electrothermal model for AlGaN/GaN power HEMTs including trapping effects to improve large-signal simulation results on high VSWR," *IEEE Trans. Microw. Theory Techn.*, vol. 55, no. 12, pp. 2660–2669, Dec. 2007, doi: 10.1109/tmtt.2007.907141.
- [21] A. Raffo et al., "Nonlinear dispersive modeling of electron devices oriented to GaN power amplifier design," *IEEE Trans. Microw. Theory Techn.*, vol. 58, no. 4, pp. 710–718, Apr. 2010, doi: 10.1109/tmtt.2010.2041572.
- [22] Y. Q. Chen *et al.*, "Degradation behavior and mechanisms of E-mode GaN HEMTs with p-GaN gate under reverse electrostatic discharge stress," *IEEE Trans. Electron Devices*, vol. 67, no. 2, pp. 566–570, Feb. 2020, doi: 10.1109/TED.2019.2959299.
- [23] D. M. Fleetwood, "1/f noise and defects in microelectronic materials and devices," *IEEE Trans. Nucl. Sci.*, vol. 62, no. 4, pp. 1462–1486, Aug. 2015, doi: 10.1109/TNS.2015.2405852.
- [24] J. He et al., "Effect of hot electron stress on AlGaN/GaN HEMTs of hydrogen poisoning," *IEEE J. Electron Devices Soc.*, vol. 7, pp. 76–81, Nov. 2018, doi: 10.1109/jeds.2018.2879480.
- [25] J. G. Tartarin, G. Astre, S. Karboyan, T. Noutsa, and B. Lambert, "Generation-recombination traps in AlGaN/GaN HEMT analyzed by time-domain and frequency-domain measurements: Impact of HTRB stress on short term and long term memory effects," in *Proc. IEEE Int. Wireless Symp. (IWS)*, Oct. 2013, doi: 10.1109/IEEE-IWS.2013.6616840.
- [26] M. Silvestri, M. J. Uren, N. Killat, D. Marcon, and M. Kuball, "Localization of off-stress-induced damage in AlGaN/GaN high electron mobility transistors by means of low frequency 1/f noise measurements," *Appl. Phys. Lett.*, vol. 103, Jul. 2013, Art. no. 043506, doi: 10.1063/1.4816424.
- [27] Y. Liu *et al.*, "Scaing down effect on low frequency noise in polycrystalline silicon thin-film transistors," *IEEE J. Electron Devices Soc.*, vol. 7, pp. 203–209, Jan. 2019, doi: 10.1109/JEDS.2018.2890737.
- [28] B. Li, H. Li, J. Wang, and X. Tang, "Asymmetric bipolar injection in a Schottky-metal/p-GaN/AlGaN/GaN device under forward bias," *IEEE Electron Device Lett.*, vol. 40, no. 9, pp. 1389–1392, Sep. 2019, doi: 10.1109/led.2019.2926503.
- [29] R. Jiang, P. Wang, D. M. Fleetwood, E. C. H. Kyle, J. S. Speck, and S. T. Pantelides, "Multiple defects cause degradation after high field stress in AlGaN/GaN HEMTs," *IEEE Trans. Device Mater. Rel.*, vol. 18, no. 3, pp. 364–376, Sep. 2018, doi: 10.1109/tdmr.2018.2847338.
- [30] J. Frenkel, "On pre-breakdown phenomena in insulators and electronic semi-conductors," *Phys. Rev.*, vol. 54, no. 8, p. 647, Oct. 1938, doi: 10.1103/PhysRev.54.647.
- [31] A. Rawat, V. K. Surana, M. Meer, N. Bhardwaj, S. Ganguly, and D. Saha, "Gate current reduction and improved DC/RF characteristics in GaN-based MOS-HEMTs using thermally grown TiO<sub>2</sub> as a dielectric," *IEEE Trans. Electron Devices*, vol. 66, no. 6, pp. 2557–2562, Jun. 2019, doi: 10.1109/TED.2019.2910608.
- [32] Y. Uemoto *et al.*, "Gate injection transistor (GIT)—A normally-off AlGaN/GaN power transistor using conductivity modulation," *IEEE Trans. Electron Devices*, vol. 54, no. 12, pp. 3393–3399, Dec. 2007, doi: 10.1109/TED.2007.908601.