Received 21 February 2019; revised 14 May 2019 and 22 July 2019; accepted 23 August 2019. Date of publication 27 August 2019; date of current version 30 September 2019. The review of this article was arranged by Editor M. Mouis. Digital Object Identifier 10.1109/JEDS.2019.2937802 # A Comparative Study of the Curing Effects of Local and Global Thermal Annealing on a FinFET JUN-YOUNG PARK<sup>®</sup>, GEON-BEOM LEE, AND YANG-KYU CHOI<sup>®</sup> School of Electrical Engineering, Korea Advanced Institute of Science and Technology, Daejeon 34141, South Korea. CORRESPONDING AUTHOR: Y.-K. CHOI (e-mail: ykchoi@ee.kaist.ac.kr) This work was supported in part by the Center for Integrated Smart Sensors funded by the Ministry of Science and ICT as Global Frontier Project under Grant CISS-2011-0031848, in part by the National Research Foundation under Grant 2017H1A2A1042274 and Grant 2018R1A2A3075302, and in part by the IC Design Education Center (EDA Tool and MPW). **ABSTRACT** Recently, localized thermal annealing has been spotlighted as an effective method to cure aged devices. The degraded gate oxide can be successfully cured by local annealing, which utilizes Joule heat inherently generated in the device. But, despite this advantage, there has been no study comparing the curing effects with various other annealing methods. In this study, the curing effects of local annealing and a conventional global annealing method applied to SOI FinFETs are compared. The measured electrical characteristics are discussed to evaluate the damage curing with respect to curing level and variability. **INDEX TERMS** Damage curing, degradation, electrothermal annealing (ETA), FinFET, forming gas annealing (FGA), global annealing, hot-carrier injection (HCI), Joule heat, local annealing, reliability, SOI FinFET. ## I. INTRODUCTION Controlling gate oxide quality has been one of the most important challenges to improving device performance, reliability and yield. In particular, process-induced damages during device fabrication, such as plasma based deposition and etching, as well as the gate stacking process, can degrade the gate oxide quality [1]. To mitigate the abovementioned damages, thermal annealing with the aid of a forming gas such as hydrogen (H<sub>2</sub>) or deuterium (D<sub>2</sub>) diluted with nitrogen (N<sub>2</sub>), which is called wafer-level (global) forming gas annealing (FGA), has been widely used. During annealing, the forming gas passivates the trap sites at the interface of the Si-SiO<sub>2</sub>, reduces the trap density, and cures pre-existing damage. Such trap reduction and damage curing depends on the FGA process conditions, including the gas species (e.g., $H_2$ or $D_2$ ), annealing temperature ( $T_{ANNL}$ ) and annealing time $(t_{ANNL})$ . Recently, a transistor-level (local) annealing method known as electrothermal annealing (ETA), has emerged as an alternative to the conventional global annealing. The ETA mechanism is based on locally generated Joule heat induced by current flowing through a FET. For example, the word-line current in a FET for flash memory [2], the current via dual-gate pads in a gate-all-around FET [3], the source-to-body current in a conventional 2-D planar FET [4]–[6] and punchthrough current in a floating body FET [7]–[8], have been utilized to generate the Joule heat to cure the gate oxide damage. Compared to FGA, the speed of the ETA is very fast (less than ms), and the induced temperature can increase to over 900 °C. Moreover, the local ETA, simply abbreviated as ETA, has excellent annealing selectivity and can cure a targeted damaged FET which has experienced harsh operational stress. The curing effects depend on (i) current density as well as the time of Joule heat generation, (ii) a geometric structure used as the heatsink, and (iii) the material used to constitute the FET. The ETA is applicable to various devices, not just silicon based transistors [2]–[8], but also for thin-film transistors (TFTs) [9] and even 2-dimensional (2-D) transistors [10]–[12]. However, even though the ETA has advantages to improve the device performance and the reliability, there are two concerns. First, a comparison study between the emerging ETA and conventional thermal annealing with well-controlled experiments is necessary to understand the curing mechanism. For example, in our previous works [7], [13]–[15], we could not elucidate where the hydrogen comes from, i.e., whether it came from the atmosphere or diffused out from FIGURE 1. (a) A schematic of the FinFET. (b) Measured $I_D - V_G$ characteristic of the pristine FinFET before the application of annealing and the HCI. (c)-(d) Extracted $V_{\rm TH}$ and SS of the initial FinFETs from each group. The values in the inset indicates the average $V_{\rm TH}$ and SS from each group. the inside of the FETs. Second, the feasibility of ETA as an annealing method has been reported many times for various device structures such as gate-all-around (GAA) FET, FinFET, and planar FET [7]–[8], [13]–[15]. But, a quantitative study for fair comparison has not been done yet. Hence it is very timely to address the abovementioned concerns. In this work, for the first time, we fairly compare the curing effects of ETA, FGA with $H_2$ , and thermal annealing (TA) without $H_2$ , which uses the same conditions but without $H_2$ . Prior to comparing the characteristics of the FinFETs, pristine FinFETs were intentionally aged by hot-carrier injection (HCI). Then the aforementioned three annealing methods were applied to the aged FinFETs. Through this comparative study, the relative curing effects were quantitatively evaluated. # **II. EXPERIMENTAL DETAILS** Tri-gate FinFETs were fabricated on a p-type (100) SOI wafer. The thickness of the buried oxide (BOX) was 400 nm, and the height of the fin ( $H_{\text{Fin}}$ ) was 50 nm. After delineation of the silicon nanowire (SiNW), 5 nm of SiO<sub>2</sub> was thermally grown as a gate oxide, and n<sup>+</sup> poly-Si was deposited and patterned as a gate electrode. Finally, the conventional furnace based 1<sup>st</sup> FGA with H<sub>2</sub> was applied to all the devices before evaluating the three annealing methods. Details of the fabrication process flow, and additional transmission electron microscope (TEM) images for along the gate as well as along the channel and gate oxide thickness, have already been reported in our previous works [7], [16]. The nominal channel width $(W_{\rm Fin})$ of the FinFET was 60 nm, the gate length $(L_{\rm G})$ was 60 nm, and the gate spacer width $(W_{\rm Spacer})$ was 30 nm. Fig. 1(a)-(b) shows the schematic and measured I-V characteristics of the fabricated FinFET. For fair comparison of the curing effects, 58 FinFETs were used to obtain similar device characteristics, specifically, the threshold voltage $(V_{\rm TH})$ and TABLE 1. Annealing conditions for curing of the gate oxide damage. | | Group I<br>(ETA) | Group II<br>(FGA with H <sub>2</sub> ) | Group III<br>(TA without H <sub>2</sub> ) | |------------------------------------|------------------|----------------------------------------|-------------------------------------------| | $V_{ m G}$ | Ground | Floating | | | $V_{ m S}$ | Ground | | | | $V_{\mathrm{D}}(V_{\mathrm{ETA}})$ | 4.2 V | | | | tannl | 0.1 ms | 30 min | | | $T_{ m ANNL}$ | 23 °C | 410 °C | | | Ambient | Air | $H_2: N_2 = 1:9$ | $H_2: N_2 = 0: 10$ | subthreshold swing (SS), and were categorized into three groups. The first 20 devices were designated group I for the ETA, the second 20 devices were group II for the FGA with H<sub>2</sub>, and the remaining 18 devices were group III for the thermal-only annealing without H<sub>2</sub>, as shown in Fig. 1(c)-(d). The $V_{\rm TH}$ was extracted using the constant current method [17] at a low $V_D$ of 50 mV, and the SS was extracted between the drain current at $V_{TH}$ and that below two orders. All electrical measurements were performed with a parameter analyzer (HP 4156C) under air ambient at room temperature. HCI stress was applied to intentionally create the gate oxide damage at the condition of $V_G = 2 \text{ V}$ and $V_{\rm D}=4~{\rm V}$ for 100 sec. After that, the three abovementioned annealing methods were applied to each group. All annealing methods were immediately applied after the HCI without time delay. The detailed annealing conditions are summarized in Table 1. We used the punchthrough current-induced Joule heat for the ETA [7]. At the optimal voltage $(V_{ETA})$ range for the ETA, the current was 83 $\mu$ A, and the calculated power was 0.35 mW. The $V_{\rm ETA}$ of 4.2 V was an approximately optimal value, as was previously reported in our work [7], and corresponded to the range of 400 °C to 500 °C according to the simulations with the aid of TCAD (not shown). In more detail, when the $V_{\rm ETA}$ was increased, the device parameters such as $V_{TH}$ and SS were cured to nearly the initial state. But, when it was above a critical $V_{\rm ETA}$ of 4.2 V, i.e., the induced temperature was too high, the cured $V_{\rm TH}$ and the SS became even worse than the initial value. Hence, a $V_{\rm ETA}$ of 4.2 V was used as an optimal value, which maximized the curing effects without device degradation. In the same vein, the optimal $V_{\rm ETA}$ is more closely associated with the generated temperature than the annealing time during the ETA. If the temperature is too high, the dopants in the source and drain are diffused out of the channel, and shortchannel effects were worsened [18]. Additional, unwanted device degradations were found. This will be discussed later in the manuscript. On the other hand, the longer $t_{ANNL}$ was applied, the better curing effects to restore $V_{TH}$ and SS were VOLUME 7, 2019 955 FIGURE 2. Measured $I_D - V_G$ characteristic of the FinFET before and after the HCI stress. observed [13], [19]. It should be noted that this work utilized the punchthrough current for Joule heating. Most of the $I_{\rm D}$ is not inversion current via the surface, but punchthrough current through the core of the fin-shaped channel. During the ETA, the measured fraction of inversion current compared to the total $I_{\rm D}$ at the $V_{\rm ETA}$ of 4.2 V is approximately 3 %. It is inferred that $V_{\rm G}$ dependency is negligibly small because the current for the ETA is dominated by $V_{\rm D}$ rather than by $V_{\rm G}$ . The annealing conditions for Group III, the furnace equipment and the detailed recipe were the same as those used for Group II, except without the use of $H_2$ . #### **III. RESULTS AND DISCUSSION** Fig. 2 shows the measured I-V characteristics of the fabricated FinFET after the HCI stress. Fig. 3 shows the extracted average device parameters of the FinFET after the applied HCI stress and each corresponding annealing. After the applied stress, the $V_{TH}$ and the SS increased due to gate oxide damage. The level of the degradations was nearly the same for all devices, as shown in Fig. 3(a)-(b). Note $\Delta V_{\text{TH}} = V_{\text{TH,HCI}} - V_{\text{TH,INIT}}$ and $\Delta SS = SS_{\text{HCI}} - SS_{\text{INIT}}$ . After the stress, the extracted $\Delta V_{TH}$ and $\Delta SS$ were in a range of 0.12 V to 0.14 V and 28 mV/dec to 34 mV/dec, respectively, as shown in Fig. 3(a)-(b). In order to quantify the trap density (N<sub>T</sub>), low-frequency noise (LFN) characteristics were analyzed (not shown), as discussed in our previous paper [15], [20]. After the stress, the $2.83 \times 10^{18}$ cm<sup>-3</sup> eV<sup>-1</sup> of $N_{\rm T}$ was increased up to $9.51 \times 10^{18}~{\rm cm}^{-3}~{\rm eV}^{-1}$ , and gate leakage ( $I_{\rm G}$ ) current of 200 fA was increased to 240 fA. The curing effect for FGA, TA and ETA were in descending order. The FGA was the best, the TA was the second and the ETA was the worst, as shown in Fig. 3(a)-(b). The reason that the FGA exhibited better curing effect is due to the $\rm H_2$ introduced during the $\rm 2^{nd}$ FGA, in addition to the pre-existing $\rm H_2$ , which was applied in the aforementioned $\rm 1^{st}$ FGA in the EXPERIMENTAL DETAILS. The reason that the TA even without $\rm H_2$ is inferior to the FGA is that there was no introduction of new $\rm H_2$ . Regardless of $\rm N_2$ ambient, FIGURE 3. (a) Extracted average $\Delta V_{TH}$ and (b) $\Delta SS$ after the HCI $(V_{TH,HCI} - V_{TH,INT}, SS_{HCI} - SS_{INT})$ and after the annealing $(V_{TH,ANNL} - V_{TH,INT}, SS_{ANNL} - SS_{INT})$ by ETA, FGA and TA. FIGURE 4. Statistical variation in $V_{\text{TH}}$ and SS before the HCI (filled symbol), after the HCI (hollow symbol) and after annealing (line). (a)-(b) Group I with the ETA, (c)-(d) group II with the FGA and (e)-(f) group III with the TA, respectively. the $H_2$ at the grain boundary of the poly-Si gate is dehydrogenated and diffuses out above 400 °C [21]. A similar result was reported by Fishbein *et al.* for the dehydrogenation of poly-Si above 500 °C [22]. It is noteworthy that the temperature for the dehydrogenation can be varied by device structure as well as dimension, dissimilar fabrication as well as different constituent material, and different annealing time as well as temperature. Even though the reported temperature for each dehydrogenation is not the same, they are reasonably similar [7], [21]–[22]. Fig. 4 shows the statistical variation in $V_{\rm TH}$ and SS prior to the HCI stress, after the HCI and after each annealing. Each curing trend in Fig. 4(a)-(f) is consistent with the average 956 VOLUME 7, 2019 FIGURE 5. Elapsed time dependent characteristics of the FinFETs after annealing. (a) Extracted $\Delta V_{\text{TH}}$ and (b) $\Delta SS$ . (c)-(d) Curing characteristics versus $t_{\text{ANNL}}$ from 0.1 ms to 1 sec. values of $\Delta V_{\text{TH}}$ and $\Delta SS$ in Fig. 3(a)-(b). Fig. 5(a)-(b) show elapsed time dependent characteristics after each annealing. The ETA showed large variability compared with the FGA and the TA, because even though an identical $V_{\text{ETA}}$ of 4.2 V was applied to Group I, there were probing variations during the measurements. Note that metallization was not applied to make the metallic probing pads, for process simplicity. In addition, while the curing effects remained for longer than 100 days after the FGA and the TA, they remained for only a few days after the ETA. This suggests that the curing effect was weak and insufficient compared with the other methods. The reason that the TA exhibited better curing effect than the ETA can be explained in two ways. First, it should be noted that the $t_{ANNL}$ was 0.1 ms in the ETA and the $t_{ANNL}$ was 30 min in the FGA and TA, hence the reaction for passivating the traps cannot be sufficiently enabled in such a short $t_{\text{ANNL}}$ . The second reason is due to the different amounts of hydrogen. In the case of the TA, since the wafer enclosing the FinFETs was entirely annealed under 410 °C ambient, the amount of hydrogen obtained from grain boundary of the poly-Si gate is sufficient. However, in the case of ETA, hot-spots locally exist near the source/drain extension and the poly-Si gate acts as a heat sink [7]. Hence the amount of hydrogen for device curing is relatively insufficient. This fact is supported by the data shown in Fig. 5(c)-(d). When a longer $t_{ANNL}$ of 50 ms was applied for the ETA, the curing of $V_{\text{TH}}$ and SS was enhanced. Hence, prolonged annealing time is preferred to maximize the curing effects by ETA. The curing mechanism of ETA can be summarized as follows. Device curing was initially observed near 210 °C to 280 °C [7], [13]. The temperature of 230 °C to 260 °C was consistent with the experimental results reported by Stesmans [23]. Hence, the curing mechanism is considered to be related to the passivation of dangling bonds by hydrogen which exists near the Si/SiO<sub>2</sub> interface [23]–[24]. However, when an ETA voltage, corresponding to the temperature range of 400 °C to 500 °C is applied, the hydrogen can be supplied from the gate grain boundary, as mentioned above. At the temperature of 400 °C to 500 °C, the concentration of hydrogen tends be to highly activated, hence the curing effect is maximized. The voltage corresponding to this temperature range is optimal for ETA [7], [13], [20]. However, when a voltage resulting in a temperature exceeding 600 °C is applied for ETA, secondary extra damage, which cannot be cured by thermal annealing, is generated [7], [13], [20]. This reasoning is supported by Stesmans's reports that the cured Si-H bonding at the Si/SiO<sub>2</sub> interface can be re-broken at higher temperature above 600 °C [25]. In this work, the HCI was used for the intentional stress and for fair comparison with our previous work [7]. However, it is also confirmed that damage stemmed from bias-temperature instability (BTI) is also curable by the ETA (not shown), and this observation is consistent with the other studies [26]–[29]. ### **IV. CONCLUSION** The curing characteristics of damaged FinFETs were analyzed and fairly compared for three types of annealing method: FGA with H<sub>2</sub>, TA without H<sub>2</sub> and ETA. Prior to annealing, a harsh HCI was applied to 58 FinFETs for intentional device aging. After each annealing, the representative device parameters were extracted and quantitatively compared. The ETA showed larger variability and lower sustainability than the other methods. This was caused by the relatively very short annealing time of 0.1 ms. The curing effect can be further improved by prolonging the annealing time from 0.1 ms to 1 s. Moreover, it can be inferred that incorporating hydrogen gas during the ETA is much preferred to maximize the curing effect. #### **REFERENCES** - J. C. King and C. Hu, "Effect of low and high temperature anneal on process-induced damage of gate oxide," *IEEE Electron Device Lett.*, vol. 15, no. 11, pp. 475–476, Nov. 1994. doi: 10.1109/55.334672. - [2] H.-T. Lue et al., "Radically extending the cycling endurance of flash memory (to > 100M cycles) by using built-in thermal annealing to self-heal the stress-induced damage," Tech. Dig. Int. Electron Devices Meeting (IEDM), Dec. 2012, pp. 199–202. doi: 10.1109/IEDM.2012.6479008. - [3] D.-I. Moon et al., "Sustainable electronics for nano-spacecraft in deep space missions," Tech. Dig. Int. Electron Devices Meeting (IEDM), Dec. 2016, pp. 3–7. doi: 10.1109/IEDM.2016.7838524. - [4] Y.-T. Sung, P.-Y. Lin, J. Chen, T.-S. Chang, Y.-C. King, and C. J. Lin, "A new saw-like self-recovery of interface states in nitride-based memory cell," *Tech. Dig. Int. Electron Devices Meeting (IEDM)*, Dec. 2014, pp. 19.5.1–19.5.4. doi: 10.1109/IEDM.2014.7047084. - [5] P.-Y. Lin et al., "On-chip recovery operation for self-aligned nitride logic non-volatile memory cells in high-k metal hate CMOS technology," *IEEE J. Electron Devices Soc.*, vol. 3, no. 6, pp. 463–467, Nov. 2015. doi: 10.1109/JEDS.2015.2475257. VOLUME 7, 2019 957 - [6] R. Wu et al., "19.5 An HCI-healing 60GHz CMOS transceiver," in Proc. IEEE Int. Solid-State Circuits Conf. (ISSCC), San Francisco, CA, USA, Feb. 2015, pp. 350–351. doi: 10.1109/ISSCC.2015.7063070. - [7] J.-Y. Park, J. Hur, and Y.-K. Choi, "Demonstration of a curable nanowire FinFET using punchthrough current to repair hot-carrier damage," *IEEE Electron Device Lett.*, vol. 39, no. 2, pp. 180–183, Feb. 2018. doi: 10.1109/LED.2017.2787778. - [8] J. Hur et al., "A recoverable synapse device using a three-dimensional silicon transistor," Adv. Funct. Mater., vol. 28, no. 47, Nov. 2018, Art. no. 1804844, doi: 10.1002/adfm.201804844. - [9] C.-K. Kim et al., "Electrothermal annealing (ETA) method to enhance the electrical performance of amorphous-oxide-semiconductor (AOS) thin-film transistors (TFTs)," ACS Appl. Mater. Interfaces, vol. 8, no. 36, pp. 23820–23826, Aug. 2016. doi: 10.1021/acsami.6b06377. - [10] J. Moser, A. Barreiro, and A. Bachtold, "Current-induced cleaning of graphene," *Appl. Phys. Lett.*, vol. 91, no. 16, pp. 1–3, Oct. 2007. doi: 10.1063/1.2789673. - [11] K. I. Bolotin et al., "Ultrahigh electron mobility in suspended graphene," Solid-State Commun., vol. 146, nos. 9–10, pp. 351–355, Jun. 2008. doi: 10.1016/j.ssc.2008.02.024. - [12] J.-K. Han et al., "Electrothermal annealing to enhance the electrical performance of an exfoliated MoS<sub>2</sub> field-effect transistor," *IEEE Electron Device Lett.*, vol. 39, no. 10, pp. 1532–1535, Oct. 2018. doi: 10.1109/LED.2018.2867569. - [13] J.-Y. Park et al., "Self-curable gate-all-around MOSFETs using electrical annealing to repair degradation induced from hot-carrier injection," *IEEE Trans. Electron Devices*, vol. 63, no. 3, pp. 910–915, Mar. 2016. doi: 10.1109/TED.2015.2513744. - [14] J.-Y. Park et al., "Local electro-thermal annealing for repair of total ionizing dose-induced damage in gate-all-around MOSFETs," *IEEE Electron Device Lett.*, vol. 37, no. 7, pp. 843–846, Jul. 2016. doi: 10.1109/LED.2016.2574341. - [15] G.-B. Lee et al., "A novel technique for curing hot-carrier-induced damage by utilizing the forward current of the PN-junction in a MOSFET," IEEE Electron Device Lett., vol. 38, no. 8, pp. 1012–1014, Aug. 2017. doi: 10.1109/LED.2017.2718583. - [16] D.-I. Moon et al., "A novel FinFET with high-speed and prolonged retention for dynamic memory," *IEEE Electron Device Lett.*, vol. 35, no. 12, pp. 1236–1238, Dec. 2014. doi: 10.1109/LED.2014.2365235. - [17] N. Arora, MOSFET Models for VLSI Circuit Simulation. New York, NY, USA: Springer-Verlag, 1993. doi: 10.1007/978-3-7091-9247-4. - [18] D.-I. Moon, M.-L. Seol, J.-W. Han, and M. Meyyappan, "On-the-fly dopant redistribution in a silicon nanowire p-n junction," *Nano Res.*, vol. 10, no. 8, pp. 2845–2855, Aug. 2017. doi: 10.1007/s12274-017-1493-7. - [19] M. J. D. Jong, C. Salm, and J. Schmitz, "Observations on the recovery of hot carrier degradation of hydrogen/deuterium passivated nMOS-FETs," *Microelectron. Rel.*, vols. 76–77, pp. 136–140, Sep. 2017. doi: 10.1016/j.microrel.2017.07.038. - [20] C.-H. Jeon et al., "LF noise analysis for trap recovery in gate oxides using built-in joule heater," IEEE Trans. Electron Devices, vol. 64, no. 12, pp. 5081–5086, Dec. 2017. doi: 10.1109/TED.2017.2761770. - [21] Y. Shika *et al.*, "Impact of the hydrogenation process on the performance of self-aligned metal double-gate low-temperature polycrystalline-silicon thin-film transistors," *Jpn. J. Appl. Phys.*, vol. 52, no. 3S, Mar. 2013, Art. no. 03BB01. doi: 10.7567/JJAP.52.03BB01. - [22] B. J. Fishbein, J. T. Watt, and J. D. Plummer, "Time resolved annealing of interface traps in polysilicon gate metal-oxide-silicon capacitors," *J. Electrochem. Soc.*, vol. 134, no. 3, pp. 674–681, Mar. 1987. doi: 10.1149/1.2100530. - [23] A. Stesmans and V. V. Afanas'ev, "Thermally induced interface degradation in (111) Si/SiO<sub>2</sub> traced by electron spin resonance," *Phys. Rev. B, Condens. Matter*, vol. 54, no. 16, pp. R11129–R11132, Oct. 1996. doi: 10.1103/PhysRevB.54.R11129. - [24] G. Pobegen, S. Tyaginov, M. Nelhiebel, and T. Grasser, "Observation of normally distributed energies for interface trap recovery after hot-carrier degradation," *IEEE Electron Device Lett.*, vol. 34, no. 8, pp. 939–941, Aug. 2013. doi: 10.1109/LED.2013.2262521. - [25] A. Stesmans, "Dissociation kinetics of hydrogen-passivated Pb defects at the (111) Si/SiO<sub>2</sub> interface," *Phys. Rev. B, Condens. Matter*, vol. 61, no. 12, pp. 8393–8403, Mar. 2000. doi: 10.1103/PhysRevB.61.8393. - [26] V. Huard, "Two independent components modeling for negative bias temperature instability," in *Proc. IEEE Int. Rel. Phys. Symp. (IRPS)*, Anaheim, CA, USA, 2010, pp. 33–42. doi: 10.1109/IRPS.2010.5488857. - [27] T. Aichinger, M. Nelhiebel, and T. Grasser, "On the temperature dependence of NBTI recovery," *Microelectron. Rel.*, vol. 48, nos. 8–9, pp. 1178–1184, Nov. 2008. doi: 10.1016/j.microrel.2008.06.018. - [28] Y. Mitani, Y. Higashi, and Y. Nakasaki, "Study on mechanism of thermal curing in ultra-thin gate dielectrics," in *Proc. IEEE Int. Rel. Phys. Symp. (IRPS)*, Burlingame, CA, USA, 2018, pp. 3A.4-1–3A.4-8. doi: 10.1109/IRPS.2018.8353554. - [29] J.-W. Han, M. Kebaili, and M. Meyyappan, "System on microheater for on-chip annealing of defects generated by hot-carrier injection, bias temperature instability, and ionizing radiation," *IEEE Electron Device Lett.*, vol. 37, no. 12, pp. 1543–1546, Dec. 2016. doi: 10.1109/LED.2016.2616133. JUN-YOUNG PARK received the B.S. degree from the School of Electrical and Electronic Engineering, Yonsei University, Seoul, South Korea, in 2014, and the M.S. degree from the Korea Advanced Institute of Science and Technology, Daejeon, South Korea, in 2016, where he is currently pursuing the Ph.D. degree. His current research interest includes self-heating effects in FETs and electrothermal annealing for the better performance and the reliability of FETs **GEON-BEOM LEE** received the B.S. degree from the Department of Electrical Engineering, Kyung Hee University, Yongin, South Korea, in 2016, and the M.S. degree from the Korea Advanced Institute of Science and Technology, Daejeon, South Korea, in 2018, where he is currently pursuing the Ph.D. degree. His current research interest includes device characterization. YANG-KYU CHOI received the B.S. and M.S. degrees from Seoul National University, Seoul, South Korea, in 1989 and 1991, respectively, and the Ph.D. degree from the University of California at Berkeley, Berkeley, CA, USA, in 2001. He is currently a Professor with the School of Electrical Engineering, Korea Advanced Institute of Science and Technology, Daejeon, South Korea. 958 VOLUME 7, 2019