Received 24 December 2018; revised 21 February 2019 and 18 March 2019; accepted 18 March 2019. Date of publication 21 March 2019; date of current version 23 August 2019. The review of this paper was arranged by Editor A. Khakifirooz.

*Digital Object Identifier 10.1109/JEDS.2019.2906724*

# **28-nm FDSOI nMOSFET RF Figures of Merits and Parasitic Elements Extraction at Cryogenic Temperature Down to 77 K**

**BABAK KAZEMI ESFE[H](https://orcid.org/0000-0002-3104-890X) <sup>1</sup>, VALERIYA KILCHYTSKA1, N. PLANES2, M. HAOND2, DENIS FLANDR[E](https://orcid.org/0000-0001-5298-5196) <sup>1</sup>, AND JEAN-PIERRE RASKIN [1](https://orcid.org/0000-0001-9715-9699) (Senior Member, IEEE)**

> 1 ICTEAM, Université catholique de Louvain, 1348 Louvain-la-Neuve, Belgium 2 ST-Microelectronics, 38926 Crolles, France CORRESPONDING AUTHOR: B. K. ESFEH (e-mail: babak.kazemiesfeh@uclouvain.be)

This work was supported in part by Eniac "Places2Be" and Ecsel "Waytogofast" projects.

**ABSTRACT** This paper presents detailed RF characterization of 28-nm FDSOI nMOSFETs at cryogenic temperatures down to 77 K. Two main RF figures of merit (FoM), i.e., current gain cutoff frequency  $(f_T)$  and maximum oscillation frequency  $(f_{\text{max}})$ , as well as elements of small-signal equivalent circuit are extracted from the measured S-parameters. Increases of *fT* and *f*max by about 85 GHz and about 30 GHz, respectively, are demonstrated at 77 K. The observed behavior of RF FoMs versus temperature is discussed in terms of small-signal equivalent circuit elements, both intrinsic and extrinsic (parasitics). This paper suggests 28-nm FDSOI as a good candidate for future cryogenic applications.

**INDEX TERMS** FDSOI, UTBB MOSFETs, RF figures of merit (FoM), cryogenic temperature, parasitic elements.

# **I. INTRODUCTION**

Motivation for the in-depth study of advanced technologies at cryogenic temperatures is two-fold: (i) space applications and (ii) control and read-out circuitry around quantum bits ("qubits") by an integrated control system [\[1\]](#page-5-0). The cointegration of the qubits and their control system can further reduce the thermal noise by removing the need for direct interconnections from the qubits to a control system operating at room temperature (RT). Thus, in a control system operating at cryogenic temperature, the analog/RF building blocks (multiplexers, low-noise amplifiers, oscillators etc.) should be designed in cryogenic CMOS electronics. As an advanced technology node, 28nm FDSOI is a good candidate for the design of these building blocks [\[2\]](#page-5-1).

28nm FDSOI MOSFETs have already demonstrated improved DC, analog and RF performances at room temperature (RT) [\[3\]](#page-5-2), [\[4\]](#page-5-3). Some previous works [\[2\]](#page-5-1), [\[5\]](#page-5-4), [\[6\]](#page-5-5) analyzed the behavior of advanced MOSFETs at cryogenic temperatures. However, these works are mostly limited to static parameters (as short-channel effects, threshold voltage, subthreshold swing ...). Influence of cryogenic temperature on 28 nm bulk and FDSOI devices with a main focus on analog parameters extraction and modelling has been discussed in [\[2\]](#page-5-1), [\[5\]](#page-5-4). In [\[7\]](#page-5-6), we investigated the properties of 28nm FDSOI transistors for cryogenic applications from DC to RF covering electrostatic, analog and RF figures of merit (FoM). We demonstrated strong improvement of transconductance  $(g_m)$  to drain current  $(I_d)$  ratio  $g_m/I_d$ ,  $g_m$ ,  $I_d$ , and cut-off frequency (f<sub>T</sub>) at 77 K. However, in terms of RF performance that study was limited to  $f<sub>T</sub>$  only. To our best knowledge there had been no extended studies of RF behavior of 28nm FDSOI MOSFETs at cryogenic temperatures. Our previous conference work [\[8\]](#page-5-7) filled this gap and detailed cryogenic RF analysis of 28nm FDSOI process including  $f_{\text{max}}$  and equivalent circuit extraction. The present paper extends this work.

Firstly, RF Figures of Merit (FoMs) of nMOSFETs from 28nm FDSOI technology, with different gate lengths  $(L_{\varrho})$ , are extracted in a temperature (T) range of 77-300 K. Then, our main focus is on the reconstruction of small-signal equivalent circuit of such UTBB MOSFET in a wide temperature range based on intrinsic and parasitic elements by which RF

Personal use is also permitted, but republication/redistribution requires IEEE permission.

FoMs are determined. Our conference work [\[8\]](#page-5-7) is extended to include the effect of temperature lowering on the gate capacitances (intrinsic and extrinsic) as well as the channel conductance  $g_{ds}$ . Furthermore, the C<sub>gs</sub>/C<sub>gd</sub> ratio, as a measure of short channel effects, is investigated at RT and 77 K for different gate lengths. Additionally, the paper shows RF FoMs when MOSFET operates at low voltage conditions, with drain bias, down to  $V_{ds} = 0.6$  V.

# **II. EXPERIMENTAL DETAILS**

Devices studied in this work come from ST-M 28nm FDSOI process [\[9\]](#page-5-8). N-channel MOSFETs under study feature gate lengths  $(L_{\varrho})$  from 25 to 150 nm. The Si film, BOX and the equivalent gate oxide thicknesses are 7, 25 and 1.3 nm, respectively. More process details can be found in [\[9\]](#page-5-8).

Studied nMOSFETs feature 60 fingers of 2  $\mu$ m width, embedded in CPW pads for RF characterization. Lake Shore cryogenic probe station was used to extend DC I-V and RF S-parameters measurements temperature range from 300 K down to liquid nitrogen temperature of 77 K.

S-parameters are measured in a frequency range from 10 MHz up to 40 GHz under saturation ( $V_{ds} = 1$  V and 0.6 V) and "cold" ( $V_{ds} = 0$  V) conditions for different applied gate voltages  $(V_{gs})$ . The back gate was kept grounded. The CPW feed line pads are de-embedded by dedicated open structure for each device measured at every temperature.

# **III. RESULTS AND DISCUSSION**

#### *A. RF FoMs*

The two main RF FoMs, i.e., current gain cutoff frequency ( $f_T$ ) and maximum oscillation frequency ( $f_{\text{max}}$ ), are obtained from extrapolation of  $H_{21}$  parameter and unilateral gain (ULG) to 0 dB, respectively, in saturation  $(V_{ds} = 1 \text{ V}$  and 0.6 V) and at  $V_{gs}$  that corresponds to maximum  $g_m$  [\[3\]](#page-5-2). In this condition, the  $V_{th}$  variation is taken into account. The variation of these two RF FoMs versus (a)  $L_g$ and (b) T for  $V_{ds} = 1$  $V_{ds} = 1$  V are shown in Figs. 1 and [2,](#page-2-0) respectively. This advanced technology node is known to feature high  $f_T$  and  $f_{max}$  reaching several hundreds of GHz at room temperature [\[3\]](#page-5-2), [\[10\]](#page-5-9). As shown in Figs. [1](#page-1-0) and [2,](#page-2-0) temperature reduction (from 300 K to 77 K) results in strong  $f<sub>T</sub>$  and  $f_{\text{max}}$  improvements, by about 85 and 30 GHz (in a shortest device), respectively.

One can also note in Figs. [1b](#page-1-0) and [2b](#page-2-0) that  $f_T$  and  $f_{max}$ curves in the shortest device feature a maximum at ∼100 K and thus their improvement at 77 K is attenuated. This was discussed in our previous work [\[11\]](#page-5-10) in terms of mobility  $(\mu)$  and thus  $g_m$  behavior in such devices. This will be confirmed below by the extraction of intrinsic and extrinsic transconductances for the devices with different lengths and at various temperatures.

Fig. [3](#page-2-1) shows  $f_T$  and  $f_{max}$  as a function of the gate length at 300 K and 77 K for the case of low  $V_{ds}$  of 0.6 V. Low voltage operation is indeed of high interest particularly for cryogenic operation where it is crucial to keep the heat



<span id="page-1-0"></span>**FIGURE 1. fT vs. Lg for 77 K and 300 K (a) and vs. T for different Lg (b) by extrapolation (solid lines) and small-signal equivalent circuit extraction (dashed lines) in saturation for high Vds (Vds = 1 V) and at Vgs that corresponds to maximum gm.**

dissipation by the device itself as low as possible in order to not alter the ambience cryogenic temperature. One can see that even at  $V_{ds} = 0.6$  V this technology allows for rather high f<sub>T</sub>  $\sim$  240 GHz and f<sub>max</sub>  $\sim$  135 GHz in shortest device at 300 K with further improvement up to f<sub>T</sub>  $\sim$  323 GHz and f<sub>max</sub>  $\sim$  150 GHz at 77 K proving the advantage of this technology for low-voltage cryogenic circuits.

# *B. EXTRACTION OF SMALL-SIGNAL EQUIVALENT CIRCUIT ELEMENTS*

Based on the MOSFET small-signal equivalent circuit shown in Fig. [4](#page-2-2) (including intrinsic and parasitic elements),  $f<sub>T</sub>$ and  $f_{\text{max}}$  are approximately expressed by Eqs. [\(1\)](#page-1-1) and [\(2\)](#page-1-1), respectively [\[12\]](#page-5-11):

<span id="page-1-1"></span>
$$
f_T \approx \frac{g_{me}}{2\pi \left(C_{gs} + C_{gd}\right)}\tag{1}
$$



<span id="page-2-0"></span>**FIGURE 2. fmax vs. Lg for 77 K and 300 K (a) and vs. T for different Lg (b) by extrapolation (solid lines) and small-signal equivalent circuit extraction (dashed lines) in saturation (** $V_{ds} = 1$  **V) and at**  $V_{gs}$  **that corresponds to maximum gm.**

$$
f_{max} \approx \frac{f_T}{2\sqrt{2\pi f_T R_g C_{gd} + (R_s + R_g)g_{ds}}}
$$
(2)

Small-signal equivalent circuit elements were extracted from S-parameters measurements using the procedure explained in details in [\[3\]](#page-5-2). The intrinsic elements are extracted at the same bias condition as RF FoMs were obtained ( $V_{ds} = 1$  V and  $V_{gs}$  at which maximum  $g_m$  is achievable. Extrinsic elements (e.g., parasitic capacitances,  $C_{\text{gse}}$ ,  $C_{\text{gde}}$  and  $C_{\text{dse}}$ ) and series resistances  $(R_s, R_d$  and  $R_g$ ) are obtained in cold FET ( $V_{ds} = 0$ ) at depletion and strong inversion regimes, respectively. Figs. [5–](#page-3-0)[7](#page-4-0) show variations of maximum intrinsic transconductance,  $g_{mi}$  (excluding source/drain resistance) and maximum extrinsic transconductance g<sub>me</sub> (i.e., as measured including source/drain resistance), total gate capacitance  $(C_{gg} = (C_{gdi} + C_{gde}) + (C_{gsi} + C_{gse}))$  and both series source/drain and gate resistances ( $R_{sd}$  and  $R_g$ ), respectively,



<span id="page-2-1"></span>**FIGURE 3. f<sup>T</sup> and fmax vs. L<sup>g</sup> for 77 K and 300 K in saturation at low Vds**  $(V_{ds} = 0.6 V)$  and at  $V_{gs}$  that corresponds to maximum  $g_m$ .



<span id="page-2-2"></span>**FIGURE 4. RF model of FDSOI UTBB MOSFET small-signal equivalent circuit [\[3\]](#page-5-2).**

as a function of  $L_g$  at 300 K and 77 K (figures (a)) and as a function of T (figures  $(b)$ ). Based on Eqs.  $(1)$  and  $(2)$ , improvements of  $f_T$  and  $f_{max}$  with decreasing of  $L_g$  and T observed in Figs. [1](#page-1-0) and [2](#page-2-0) are directly correlated with increase of  $g_m$  (both by  $L_g$  and T reductions) and decrease of  $C_{gg}$ (by Lg reduction) as shown in Figs. [5](#page-3-0) and [6.](#page-3-1)

Indeed, comparing Figs. [1,](#page-1-0) [2](#page-2-0) and [5,](#page-3-0) based on Eqs. [\(1\)](#page-1-1) and [\(2\)](#page-1-1), one can observe similar trends in  $g<sub>m</sub>$ ,  $f<sub>T</sub>$  and  $f_{\text{max}}$  improvements with T reduction. Furthermore, relative improvement both in  $g_m$  and  $f_T$ ,  $f_{max}$  becomes smaller in the shortest device. As shown in Fig. [5b](#page-3-0), for 25 nm device, improvement rate of both maximum "extrinsic", g<sub>me</sub> (i.e., including  $R_{sd}$ ), and maximum "intrinsic",  $g_{mi}$  (i.e., without R<sub>sd</sub> effect) drops at 77 K exhibiting a maximum at  $\sim$ 100 K similarly to RF FoMs shown in Figs. [1b](#page-1-0) and [2b](#page-2-0). Temperature dependence of  $g_m$  can be treated in terms of  $\mu$  temperature dependence and  $R_{sd}$  temperature dependence. The fact that both  $g_{me}$  and  $g_{mi}$  feature the same temperature trends suggests that  $R_{sd}$  temperature dependence can be excluded as a reason of those trends and explain them in terms of mobility variation. It is worth noting that maximum  $g_{me}$  and  $g_{mi}$ are achieved at about the same gate voltage overdrive  $(V_{gs} V<sub>th</sub>$ ) for different T and thus about the same electric field.



<span id="page-3-0"></span>**FIGURE 5. Maximum gmi, gme vs. L<sup>g</sup> for 77 K and 300 K(a) and vs. T for**  $L_g = 25$ , 60 and 150 nm (b) in saturation ( $V_{ds} = 1$  V) and at V<sub>gs</sub> that **corresponds to maximum gm.**

Therefore, observed g<sub>me</sub> and g<sub>mi</sub> trends versus temperature for different lengths are most probably related to the complex behavior of different mobility components as previously discussed in [\[7\]](#page-5-6), [\[11\]](#page-5-10).

Indeed, detailed studies of  $\mu$  temperature behavior in devices with different lengths originated from such kind of process [\[6\]](#page-5-5), [\[13\]](#page-5-12) revealed the  $\mu$  in short-channel devices is strongly degraded by the presence of process-induced defects in the extensions and near source/drain regions. Thus, resulting  $\mu$  temperature dependence is defined through the balance between Coulomb scattering on the defects (with  $\mu_c$  reduction with T lowering) and phonon scattering (with  $\mu_{ph}$  increase with T lowering) [\[6\]](#page-5-5), [\[7\]](#page-5-6), [\[11\]](#page-5-10), [\[13\]](#page-5-12). Detailed study of mobility in such kind of devices at different temperatures is out of scope of this paper and can be found in [\[6\]](#page-5-5) and [\[13\]](#page-5-12).

Next to that,  $R_{sd}$  can be seen to decrease slightly at 77 K (Fig. [6\)](#page-3-1). The extracted  $R_{sd}$  is composed by different components, such as raised source/drain highly doped regions, metal-semiconductor contacts, metallic interconnection lines and vias. They were shown to feature a reduction of



<span id="page-3-1"></span>**FIGURE 6. (a) Total, extrinsic and intrinsic gate capacitances Cgg, Cgge and Cggi vs. L<sup>g</sup> for 77 K and 300 K; (b) Total Cgg vs. T for L<sup>g</sup> = 25, 60 and 150 nm. (c) Extrinsic (Cgge) and intrinsic (Cggi) parts of the gate capacitances for L<sup>g</sup> = 25, 60 and 150 nm. Extrinsic parts are extracted in cold and deep-depletion regime (Vds = 0, Vgs** *<* **Vth) and intrinsic part in** saturation ( $V_{ds} = 1$  V) and at  $V_{gs}$  that corresponds to maximum  $g_m$ .

resistance at low temperatures [\[15\]](#page-5-13)–[\[17\]](#page-5-14), which might dominate overall  $R_{sd}$  temperature behavior in our case. Furthermore, it is worth emphasizing that the observed  $R_{sd}$ reduction lies close to the limit of extraction precision.



<span id="page-4-0"></span>**FIGURE 7. R<sub>g</sub>**,  $R_{sd}$  versus (a) L<sub>g</sub> at 77 K and 300 K and (b) T for L<sub>g</sub> = 25, 60 **and 150 nm extracted from Bracal method [\[14\]](#page-5-15).**

As a result of very slight  $R_{sd}$  variation with T, Fig. [5b](#page-3-0) shows almost constant difference between g<sub>me</sub> and g<sub>mi</sub> for each length from 300 K down to 77 K. Nevertheless, the effect of  $R_{sd}$  in shorter devices is more pronounced and visible (via larger difference between  $g_{me}$  and  $g_{mi}$ ) as these devices feature higher intrinsic  $g_m$  and current levels.

Comparing Fig. [1](#page-1-0) and Fig. [2,](#page-2-0) one can see that  $f_{\text{max}}$  is lower than  $f_T$ , except for long-channel devices, similarly to our previous room-temperature observations in [\[3\]](#page-5-2). This is due to the gate resistance  $(R_g)$  which increases dramatically in shorter devices (Fig. [7a](#page-4-0)). T lowering down to 77 K has almost no effect on this trend. This is because gate stacked materials behavior remains unchanged by T lowering down to 77 K as shown in Fig. [7b](#page-4-0).

Fig. [6a](#page-3-1)-c detail length and temperature dependences of "intrinsic" and "extrinsic" parts of total gate capacitance,  $C_{ggi}$  and  $C_{gge}$ , respectively. It is seen that the intrinsic part of total gate capacitance decreases proportionally with  $L_g$ reduction, whereas its extrinsic part stays almost unchanged for different  $L_g$ , so that  $C_{gge}$  dominates over  $C_{ggi}$  in short devices. From this figure, one can observe that both intrinsic and extrinsic parts are almost temperature independent which



<span id="page-4-1"></span>**FIGURE 8. Cgs/Cgd ratio versus L<sup>g</sup> at 300 K and 77 K in saturation**  $(V_{ds} = 1 \text{ V})$  and at  $V_{gs}$  that corresponds to maximum  $g_m$ .



<span id="page-4-2"></span>**FIGURE 9. Channel conductance gds and intrinsic gain A<sup>v</sup> versus gate** length  $L_g$  at 77 K and 300 K in saturation ( $V_{ds} = 1$  V) and at  $V_{gs}$  that **corresponds to maximum gm.**

result in total gate capacitance temperature independency. The critical  $L_g$  at which C<sub>gge</sub> dominates over C<sub>ggi</sub> stays also almost invariable with temperature reduction.

The ratio  $C_{gs}/C_{gd}$  versus  $L_g$  for 300 K and 77 K is shown in Fig. [8.](#page-4-1) This ratio is one of the metrics used to measure (or assess) short channel effects in scaled transistors. One can see that, as expected,  $C_{gs}/C_{gd}$  decreases in shorter devices It can be seen that temperature lowering down to 77 K has almost no impact on this parameter which correlates with very weak (if any) temperature dependence of DIBL in 77 K-300 K range shown in [\[11\]](#page-5-10).

In Fig. [9,](#page-4-2) the variation of channel conductance  $g_{ds}$  and intrinsic gain ( $A_v = g_{me} / g_{ds}$ ) versus gate length at 77 K and 300 K are demonstrated. As expected,  $g_{ds}$  increases dramatically in shorter devices. One can observe that very slight effect of T reduction on g<sub>ds</sub> starts to appear in devices shorter that 90 nm. Consequently, slight attenuation of  $f_{max}$ improvement at cryogenic temperature can be expected in shorter devices (see Eq. [\(2\)](#page-1-1)). On the other hand,  $g_m$  (and  $f_T$ )



<span id="page-5-16"></span>**FIGURE 10.**  $f_T$  versus intrinsic gain  $A_V$  for  $L_g = 25$ , 35, 60, 90 and 150 nm at  $V_{ds} = 1$  V (solid line) and 0.6 V (dashed line) at 300 K and 77 K.

improvement is much stronger than g<sub>ds</sub> degradation, and thus both  $f_{\text{max}}$  and gain are improving [\[11\]](#page-5-10).

Fig. [10](#page-5-16) plots  $f<sub>T</sub>$  as a function of intrinsic gain extracted from S-parameters for  $V_{ds}$  of 0.6 and 1 V for the devices with various gate lengths. One can see that temperature reduction results in simultaneous  $f<sub>T</sub>$  and gain improvements. This correlates with our previous findings on  $g_m-A_v$  temperature trends based on dc extractions [\[11\]](#page-5-10).

To support the above analysis in terms of equivalent circuit elements,  $f_T$  and  $f_{max}$  were re-calculated based on Eqs. [\(1\)](#page-1-1) and [\(2\)](#page-1-1) using extracted parasitic and intrinsic elements and shown in Figs. [1](#page-1-0) and [2.](#page-2-0) One can see that "recalculated"  $f_T$  and  $f_{max}$  are in good agreement with the values obtained by extrapolation of  $H_{21}$  and ULG, confirming the above discussion.

#### **IV. CONCLUSION**

In this work, the potential of 28 FDSOI nMOSFETs for future cryogenic RF applications has been assessed by analysis of RF FoMs and complete small-signal equivalent circuit elements. Temperature reduction down to 77 K has been shown to result in improvement of  $f_T$  (~85 GHz) and  $f_{\text{max}}$  (~30 GHz) both for high-V<sub>d</sub> and low-V<sub>d</sub> cases. Great potential of this technology for low-power applications, of critical importance at cryogenic temperatures, was illustrated. Temperature evolution of RF FoMs was explained in terms of small-signal equivalent circuit elements behavior. This was supported by the fact that  $f_T$  and  $f_{max}$  reconstructed based on the MOSFET small-signal equivalent circuit model agree well with those extracted by extrapolation of  $H_{21}$  and ULG in a temperature range down to 77 K. It has been revealed that  $C_{gg}$ ,  $R_g$ ,  $g_{ds}$  and  $C_{gd}/C_{gs}$  do not change much with T lowering and therefore,  $f_T$  and  $f_{max}$  T-dependencies are mostly related to  $g_m$  (due to  $\mu$  and  $R_{sd}$ ) T-dependence.

#### <span id="page-5-0"></span>**REFERENCES**

[1] E. Charbon *et al.*, "Cryo-CMOS for quantum computing," in *Proc. IEEE Int. Electron Devices Meeting (IEDM)*, San Francisco, CA, USA, 2016, pp. 13.5.1–13.5.4.

- <span id="page-5-1"></span>[2] A. Beckers *et al.*, "Cryogenic characterization of 28 nm bulk CMOS technology for quantum computing," in *Proc. 47th Eur. Solid-State Device Res. Conf. (ESSDERC)*, Leuven, Belgium, 2017, pp. 62–65.
- <span id="page-5-2"></span>[3] B. K. Esfeh *et al.*, "Assessment of 28 nm UTBB FD-SOI technology platform for RF applications: Figures of merit and effect of parasitic elements," *Solid-State Electron.*, vol. 117, pp. 130–137, Mar. 2016.
- <span id="page-5-3"></span>[4] S. Makovejev *et al.*, "Wide frequency band assessment of 28 nm FDSOI technology platform for analogue and RF applications," *Solid-State Electron.*, vol. 108, pp. 47–52, Jun. 2015.
- <span id="page-5-4"></span>[5] A. Beckers *et al.*, "Design-oriented modeling of 28 nm FDSOI CMOS technology down to 4.2K for quantum computing," in *Proc. Joint Int. EUROSOI Workshop Int. Conf. Ultimate Integr. Silicon (EUROSOI-ULIS)*, Granada, Spain, 2018, pp. 1–4.
- <span id="page-5-5"></span>[6] M. Shin *et al.*, "Low temperature characterization of 14nm FDSOI CMOS devices," in *Proc. 11th Int. Workshop Low Temp. Electron. (WOLTE)*, Grenoble, France, 2014, pp. 29–32.
- <span id="page-5-6"></span>[7] B. K. Esfeh *et al.*, "28 FDSOI analog and RF figures of merit at cryogenic temperatures," in *Proc. Joint Int. EUROSOI Workshop Int. Conf. Ultimate Integr. Silicon (EUROSOI-ULIS)*, Granada, Spain, 2018, pp. 1–3.
- <span id="page-5-7"></span>[8] B. K. Esfeh *et al.*, "28 nm FDSOI RF figures of merits and parasitic elements at cryogenic temperature," in *Proc. IEEE SOI-3D-Subthreshold Microelectron. Technol. Unified Conf. (S3S)*, Burlingame, CA, USA, 2018, pp. 1–3.
- <span id="page-5-8"></span>[9] N. Planes *et al.*, "28nm FDSOI technology platform for highspeed low-voltage digital applications," in *Proc. Symp. VLSI Technol.*, vol. 33, 2012, pp. 133–134.
- <span id="page-5-9"></span>[10] B. K. Esfeh *et al.*, "Back-gate bias effect on FDSOI MOSFET RF figures of merits and parasitic elements," in *Proc. Joint Int. EUROSOI Workshop Int. Conf. Ultimate Integr. Silicon (EUROSOI-ULIS)*, Athens, Greece, 2017, pp. 228–230.
- <span id="page-5-10"></span>[11] B. K. Esfeh et al., "28 nm FDSOI analog and RF figures of merit at N2 cryogenic temperatures," *Solid-State Electron.*, 2018. [Online]. Available: https://doi.org/10.1016/j.sse.2019.03.039
- <span id="page-5-11"></span>[12] H. L. Kao *et al.*, "Limiting factors of RF performance improvement as down-scaling to 65-nm node MOSFETs," in *Proc. Korea–Japan Microw. Conf. (KJMW)*, Apr. 2009, pp. 1–4.
- <span id="page-5-12"></span>[13] M. Shin *et al.*, "In depth characterization of electron transport in 14 nm FD-SOI nMOS devices," *Solid-State Electron.*, vol. 112, no. 6, pp. 13–18, 2015.
- <span id="page-5-15"></span>[14] A. Bracale *et al.*, "A new approach for SOI devices small-signal parameters extraction," *Anal. Integr. Circuits Signal Process.*, vol. 25, no. 2, pp. 157–169, Nov. 2000.
- <span id="page-5-13"></span>[15] P. Norton and J. Brandt, "Temperature coefficient of resistance for *p*- and *n*-type silicon," *Solid-State Electron.*, vol. 21, no. 7, pp. 969–974, Jul. 1978.
- [16] S. O. Kasap, *Principles of Electrical Engineering Materials and Devices*. New York, NY, USA: McGraw-Hill, 2018, pp. 126–145.
- <span id="page-5-14"></span>[17] S. E. Swirhun and R. M. Swanson, "Temperature dependence of specific contact resistivity," *IEEE Electron Device Lett.*, vol. 7, no. 3, pp. 155–157, Mar. 1986.



**BABAK KAZEMI ESFEH** received the B.S. degree in electrical engineering from Tehran University, Iran, in 1997, the first M.S. degree in microwave engineering from Putra University, Malaysia, in 2009, and the second M.S. degree from Gävle University, Sweden, in 2012. He is currently pursuing the Ph.D. degree with the Microwave Laboratory, Université catholique de Louvain, Louvain-la-Neuve, Belgium, focusing on characterization of trap-rich high-resistivity SOI substrates with high resistivity for system-on-a-chip

and monolithic microwave integrated circuit applications.



**VALERIYA KILCHYTSKA** received the M.Sc. degree in solid-state electronics and the Ph.D. degree in semiconductor and dielectric physics from Kiev Shevchenko University, Ukraine, in 1992 and 1997, respectively. She is a Senior Researcher with the Université catholique de Louvain (UCL), Louvain-la-Neuve, Belgium. Her Ph.D. work was performed with the Institute of Semiconductor Physics, Kiev, was devoted to the investigation of electrical and radiation properties of SOI structures. From 1997 to 2001, she

researched on the investigation of bias-temperature and injection processes in the buried oxides. In 1996 and 2000, she was a Visiting Researcher with UCL, for high-temperature and generation-recombination processes in SOI devices. In 2001, she was a Visiting Post-Doctoral Researcher with the Chalmers University of Technology, Sweden, for characterization of SiC MOS structures. In 2002, she joined UCL for characterization and simulation of advance SOI devices. She has a long-term experience in advanced device characterization focused on wide frequency band characterization, simulation and performance assessment from one side and on the investigation of wide-temperature range behavior and radiation effects particularities of advanced devices from another side. She has been a principal investigator of numerous research projects funded by regional and European institutions. She has authored or coauthored over 200 technical papers and conference contributions. She also serves as a Reviewer for various international journals and conferences, such as the IEEE TRANSACTIONS ON ELECTRON DEVICES, the IEEE ELECTRON DEVICE LETTERS, and *Solid State Electronics*, and a TPC member of several international conferences.



**DENIS FLANDRE** received the M.S. degree in electrical engineering and the Ph.D. and Research Habilitation degrees from the Université catholique de Louvain (UCL), Louvain-la-Neuve, Belgium, in 1986, 1990, and 1999, respectively. His doctoral research was on the modeling of silicon-oninsulator (SOI) MOS devices for characterization and circuit simulation. His Post-Doctoral thesis was on a systematic and automated synthesis methodology for MOS analog circuits. Since 2001, he has been a full-time Professor with UCL.

He is currently involved in the research and development of SOI MOS devices, digital and analog circuits, as well as sensors and MEMS, for special applications, more specifically high-speed, low-voltage low-power, microwave, biomedical, radiation-hardened, and high-temperature electronics and microsystems. He has authored or coauthored over 900 technical papers or conference contributions. He has co-invented 12 patents. He has organized or lectured many short courses on SOI technology, devices and circuits in universities, industrial companies, and conferences. He has participated or coordinated numerous research projects funded by regional and European institutions. He has been a member of several EU networks of excellence on high-temperature electronics, SOI technology, nanoelectronics, and micro-nano-technology. He is a Co-Founder of CISSOID S.A., a spin-off company of UCL founded in 2000, focusing on SOI and highreliability integrated circuit design and products. He is a Scientific Advisor of two other UCL start-ups: INCIZE (Semiconductor characterization and modeling for design of digital, analog/RF, and harsh environment applications) and e-peas (Energy harvesting and processing solutions for longer battery life, increased robustness in all IoT applications). He is an Active Member of the SOI Industry Consortium and of the EUROSOI network. He was a recipient of the several scientific prizes and best paper awards.

**N. PLANES**, photograph and biography not available at the time of publication.

**M. HAOND**, photograph and biography not available at the time of publication.



**JEAN-PIERRE RASKIN** (M'97–SM'06) received the M.S. and Ph.D. degrees in applied sciences from the Université catholique de Louvain, Louvain-la-Neuve, Belgium, in 1994 and 1997, respectively. He was a Visiting Professor with Newcastle University, Newcastle upon Tyne, U.K., from 2009 to 2010. His research interests are the modeling, wideband characterization, and fabrication of advanced SOI MOSFETs as well as micro and nanofabrication of MEMS/NEMS sensors and actuators, including the extraction of

intrinsic material properties at nanometer scale.