Received 16 May 2017; revised 2 July 2017; accepted 6 July 2017. Date of publication 11 July 2017; date of current version 23 August 2017. The review of this paper was arranged by Editor C. C. McAndrew.

Digital Object Identifier 10.1109/JEDS.2017.2724839

# Physics-Based Multi-Bias RF Large-Signal GaN HEMT Modeling and Parameter Extraction Flow

SHEIKH AAMIR AHSAN<sup>1</sup> (Graduate Student Member, IEEE), SUDIP GHOSH<sup>1</sup> (Member, IEEE), SOURABH KHANDELWAL<sup>2</sup> (Member, IEEE), AND YOGESH SINGH CHAUHAN<sup>1</sup> (Senior Member, IEEE)

1 Nanolab, Department of Electrical Engineering, Indian Institute of Technology Kanpur, Kanpur 208016, India 2 Department of Science and Engineering, Macquarie University, Sydney, NSW 2109, Australia

CORRESPONDING AUTHOR: S. A. AHSAN (e-mail: ahsan@iitk.ac.in)

This work was supported in part by the Indian Space Research Organization, in part by the Ramanujan Fellowship Research Grant, and in part by the IMPRINT Project.

**ABSTRACT** In this paper, a consistent DC to RF modeling solution for Al gallium nitride (GaN)/GaN high electron mobility transistors is demonstrated that is constructed around a surface-potential-based core. Expressions for drain current and intrinsic terminal charges in the form of surface-potential are used to simultaneously model the DC characteristics and the intrinsic capacitances of a commercial GaN device. Self-heating and trapping effects are incorporated to account for the non-linear nature of the device. We discuss the parameter extraction flow for some of the key model parameters that are instrumental in fitting the DC characteristics, which simultaneously determines the bias-dependent intrinsic capacitances and conductances that significantly eases the RF parameter extraction. Parasitic capacitances, gate finger resistance, and extrinsic bus-inductances are extracted, from a single set of measured non-cold-FET S-parameters, using the model process design kit. The extraction procedure is validated through overlays of broadband (0.5–50 GHz) S-parameters, load-pull and harmonic-balance (10 GHz) simulations against measured data, under multiple bias conditions to successfully demonstrate the model performance at large-signal RF excitations.

**INDEX TERMS** GaN HEMT, parameter extraction, physics-based RF compact model, load-pull.

### I. INTRODUCTION

Gallium Nitride (GaN) HEMTs and their associated RF circuit applications have been a topic of aggressive academic and industrial research over the past couple of decades, due to the commendable level of performance promised by the GaN material system and the heterojunction that it forms with AlGaN, leading to features such as high mobility, high saturation velocity, high sheet carrier density, high breakdown voltage etc [1], [2]. In order to take full advantage of these properties and to translate them into viable microwave and RF circuit applications, a fully robust and accurate RF GaN HEMT model is of prime importance.

The existing literature encompasses a huge variety of models that are primarily empirical, table-based, artificial neuralnetwork based or X-parameter based models [3]–[14]. High fidelity physics-based compact models for GaN HEMTs, particularly surface-potential-based, are desirable and the industry is looking for them for multiple reasons [15], [16]. First, GaN technology is still not fully matured and a physics-based model would help a great deal in the device design and therefore in the evolution of the GaN technology itself. Second, a physics-based model offers a relatively smaller set of parameters whose flow of extraction is simple and can be related to the intrinsic device physics, leading to a more meaningful model card. Finally, physicsbased models are inherently scalable with regard to bias, temperature or geometry, which can be of significance to circuit designers so that they can explore a wider design space.

In our previous publications, we demonstrated an analytical calculation of surface potential (SP) in GaN HEMTs used to self-consistently evaluate the drain current and intrinsic charges, from which we obtain the capacitances [17]–[21]. It is named the Advanced SPICE Model for GaN HEMTs (ASM-GaN-HEMT) and is currently under consideration for industry standardization at the Compact Model Coalition (CMC) [22]. In this paper, we aim to present the RF performance of the model under small-signal and

See http://www.ieee.org/publications\_standards/publications/rights/index.html for more information.

large-signal considerations. Moreover, we present a simple RF model parameter extraction procedure wherein only the parasitic components of the intrinsic capacitances are to be extracted using RF measured data whereas the complex bias dependent model is naturally taken care of by fitting the DC-characteristics which is due to the dependence of the intrinsic charges and current on a single quantity, i.e., the surface-potential. As a result, the extraction procedure does not require any complex optimization programs [8], [12] as opposed to various empirical or artificial neural network based models in which the current source and intrinsic capacitances are essentially disconnected and bias-independent. This serves as our primary motivation for a physics-based RF compact model for GaN HEMTs that could be readily used as an industry standard for design of state-of-the-art RF circuits.

The paper is organized as follows: We briefly revisit the model description in Section II and its DC parameter extraction flow is presented in Section III. Trapping effects and their modeling are discussed in Section IV. In Section V, we carry out the extraction of the multi-bias RF small-signal model valid for a broadband frequency range whereas largesignal performance of the model is studied in Section VI. Finally, conclusions are drawn in Section VII.

# **II. MODEL DESCRIPTION**

The heart of the model is the analytical modeling of surfacepotential ( $\psi$ ) and its variation with applied gate (V<sub>g</sub>) and drain (V<sub>d</sub>) biases. More details about  $\psi$  calculation can be found in [17]. The expressions for intrinsic gate (Q<sub>gi</sub>) and drain (Q<sub>di</sub>) charges [19], [20] and drain current (I<sub>d</sub>) [23] after incorporating real device effects (see Fig. 1) such as velocity saturation, DIBL, mobility degradation, channel length modulation (CLM) are reproduced in (1)–(3), as shown at the bottom of this page, for the sake of completeness.

The source charge  $(Q_{si})$  is derived from charge conservation among  $Q_{gi}$ ,  $Q_{di}$  and  $Q_{si}$ , which offers the benefit of obtaining good convergence during simulation, and these quantities are used to compute the intrinsic capacitances. It is worth mentioning that the feature of having a simultaneous solution for the drain current as well as the



FIGURE 1. Various non-idealities in device behaviour added to the core surface-potential-based drain current model to realize a more realistic device.

capacitances offers a significant advantage in terms of parameter extraction at RF as well as accuracy of the S-Parameter simulations. Empirical models lack such an advantage, since the modeling approach followed in such cases involves isolated expressions for capacitances, transconductance, output conductance etc.

The access region (AR) resistance model [24] is appended to the core model in order to capture the significant modulation of the ON-resistance in GaN devices due to large ARs particularly at drain so as to support a high breakdown voltage. The current in the AR is represented as in (4), as shown at the bottom of this page, [24], where  $L_{acc}$  is the AR length, N<sub>S0ACCS</sub>, V<sub>SATACCS</sub> and U<sub>0ACCS</sub> represent the AR 2DEG sheet carrier density, carrier saturation velocity and mobility respectively.

# **III. DC PARAMETER EXTRACTION**

It is well known that various physical effects within the device are intertwined and, therefore, collectively influence the values of parameters. It makes the direct extraction of parameters complicated for the users, and may demand significant number of device measurements for the parameter extraction process. For instance, in order to extract parameters that govern the AR resistances, a set of TLM measurements might come very handy, however, absence of such data might make it tedious to directly extract not only AR resistance model parameters but also other parameters as well.

$$Q_{gi} = WLN_fC_g \left\{ V_{go} - \frac{(\psi_s + \psi_d)}{2} + \frac{\psi_{ds}^2}{12\left(V_{go} - \frac{(\psi_s + \psi_d)}{2} + \frac{K_BT}{q}\right)} \right\}$$
(1)

$$Q_{di} = -\frac{WLN_fC_g}{2} \left\{ V_{go} - \frac{(\psi_s + 2\psi_d)}{3} + \frac{\psi_{ds}^2}{12\left(V_{go} + \frac{K_BT}{q} - \frac{(\psi_s + \psi_d)}{2}\right)} + \frac{\psi_{ds}^3}{120} \left(V_{go} + \frac{K_BT}{q} - \frac{(\psi_s + \psi_d)}{2}\right)^{-2} \right\}$$
(2)

$$I_{ds} = \frac{\mu_{eff}}{\sqrt{1 + \theta_{sat}^2 \psi_{ds}^2}} \frac{W}{L} C_g N_f \left[ V_{go} - \left(\frac{\psi_s + \psi_d}{2}\right) + \frac{K_B T}{q} \right] \times \psi_{ds} (1 + \lambda V_{ds})$$
(3)

$$R_{ds,acc} = \frac{R_c}{W \cdot N_f} + \frac{L_{acc}}{W \cdot N_f \cdot q \cdot N_{S0ACCS} \cdot U_{0ACCS}} \times \left(1 - \left(\frac{I_{ds}}{W \cdot N_f \cdot N_{S0ACCS} \cdot V_{SATACCS}}\right)^2\right)^{-1/2}$$
(4)



**FIGURE 2.** Step by step DC Parameter Extraction Flow using multiple bias  $I_d - V_g$  and  $I_d - V_d$  plots. (a)  $V_{OFF}$  identification from  $I_d - V_g$  linear data. Optimization of  $N_{FACTOR}$ ,  $\eta_0$  and  $C_{DSCD}$  from logarithmic scale  $I_d - V_g$  plot after  $V_{OFF}$  is extracted. (b)  $U_0$  is optimized to fit the low  $V_g$  conditions. (c) The ON-resistance in the linear region of the  $I_d - V_d$  plot is fitted by adjusting  $N_{SOACCS}$ . (d)  $V_{SATACCS}$  is extracted by fitting the saturation current in  $I_d - V_d$ . (e)  $R_{TH0}$  is adjusted to fit self-heating. The model results before and after the extraction of parameters are shown in red and black respectively.

| TABLE 1. | Key DO | : model | parameters | [23]. |
|----------|--------|---------|------------|-------|
|----------|--------|---------|------------|-------|

| Description               | Extracted                                                                                                                                                                                                        |
|---------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                           | Value                                                                                                                                                                                                            |
| Cutoff Voltage            | -2.86 V                                                                                                                                                                                                          |
| Subthreshold Slope Factor | 0.202                                                                                                                                                                                                            |
| SS Degradation Factor     | $0.325 \ V^{-1}$                                                                                                                                                                                                 |
| DIBL Parameter            | 0.117                                                                                                                                                                                                            |
| DIBL Parameter            | 2.981                                                                                                                                                                                                            |
| Low Field Mobility        | 33.29                                                                                                                                                                                                            |
|                           | $\mathrm{mm}^2/\mathrm{V}-\mathrm{s}$                                                                                                                                                                            |
| AR 2DEG density           | $1.9e + 17 \ /m^2$                                                                                                                                                                                               |
| AR saturation velocity    | 157.6k cm/s                                                                                                                                                                                                      |
| Thermal Resistance        | 22 Ω                                                                                                                                                                                                             |
|                           | Description<br>Cutoff Voltage<br>Subthreshold Slope Factor<br>SS Degradation Factor<br>DIBL Parameter<br>DIBL Parameter<br>Low Field Mobility<br>AR 2DEG density<br>AR saturation velocity<br>Thermal Resistance |

In this work, we turn our focus on certain key model parameters, listed in Table 1, and extract their values using fitting or data identification under different bias regions so that the different physical effects can be decoupled. The device under test (DUT) is a 125 nm GaN device with a gate periphery of  $10 \times 90 \ \mu$ m, and AR lengths of 200 nm and 1.7  $\mu$ m between the gate-to-source and gate-to-drain nodes respectively. Fig. 2 has the intermediate plots where in parameters are extracted by identification from data or tuning within certain bias ranges.

To start with, Fig. 2(a) has the  $I_d - V_g$  plot in linear and log scale for multiple  $V_d$  conditions.  $V_{OFF}$  can be identified

from the data as the Vg value at which Id begins to rise, marking the end of the subthreshold region. It can also be quantified using the well-known  $g_m$ -derivative or constant current method. The extracted value of VOFF should correspond well with the  $I_d-V_g\ \text{log}$  plot. This gives a good starting value of V<sub>OFF</sub> and can be fine-tuned for better fitting. In the same plot, parameters N<sub>FACTOR</sub>, C<sub>DSCD</sub>,  $\eta_0$ and V<sub>DSCALE</sub> can be extracted from the log scale curves under subthreshold region. NFACTOR is the subthreshold slope parameter and can be optimized to fit the subthreshold slope for low V<sub>d</sub> values. Once N<sub>FACTOR</sub> has been set, the parameter  $\eta_0$  can be optimized to adjust DIBL or V<sub>OFF</sub>-degradation with increasing V<sub>d</sub>. Alternately,  $\eta_0$  can be extracted from inspecting the data. The shift in subthreshold curves between linear and saturation V<sub>d</sub> values for same current should give a rough estimate of  $\eta_0$  whereas V<sub>DSCALE</sub> determines the rate at which V<sub>OFF</sub> changes with increasing V<sub>d</sub>. The degradation in subthreshold slope with increasing V<sub>d</sub> is decided by C<sub>DSCD</sub>.

The low field mobility parameter  $U_0$  is adjusted by fitting the low  $V_d$  and low  $V_g$  data conditions in the  $I_d - V_g$ linear plot so that mobility as a result of degradation from the vertical field as well as field along the channel can be safely assumed to be  $U_0$ . The Fig. 2(b) and its zoomed inset highlight the fitting results after optimizing  $U_0$ .

The AR parameters  $N_{S0ACCS}$  and  $V_{SATACCS}$  are extracted from  $I_d-V_d$  linear and saturation regions respectively as shown in Fig. 2(c) and 2(d).  $N_{S0ACCS}$  is instrumental in



FIGURE 3. DC Parameter extraction flow as described in Section III to fit not only the drain current but also to obtain intrinsic capacitances. The AR model is incorporated into the intrinsic model as shown in Fig. 2.



**FIGURE 4.** (I) Two R – C sub-circuits used for modeling trapping effects, one each for gate-lag and drain-lag. The voltages  $V_{trap1,2}$  are fed back into the compact model to update its key parameters as shown in (5). (II) The dual-pulsed scheme to do the pulsed-IV simulation.

deciding the ON-resistance whereas  $V_{SATACCS}$  settles the saturation current level. Self-heating effect (SHE) is modeled using the standard R – C network approach, which consists of a thermal resistance (R<sub>TH0</sub>) and a thermal capacitance (C<sub>TH0</sub>). The change in voltage at the thermal node gives the rise in temperature ( $\Delta T$ ), which is added to the nominal temperature (T<sub>NOM</sub>) at which the device is operating. The negative slope for high current I<sub>d</sub> – V<sub>d</sub> regions in the DC – IV plots, shown in Fig. 2(e), illustrates the SHE as predicted by the model and allows extraction of parameter R<sub>TH0</sub>. The flow described above is summarized in Fig. 3.

# **IV. MODELING OF TRAPPING EFFECTS**

An accurate trap model is crucial in order to estimate the large-signal RF behaviour of GaN HEMTs. A reduction in



**FIGURE 5.** Correlation between measured and modeled (a) Pulsed  $I_d - V_g$  and (b) Pulsed  $I_d - V_d$  characteristics using the trap model. Accurate fits are seen for multiple quiescent bias conditions ( $V_{dq} = 5, 20$  V and  $I_{dq} = 10, 100$  mA/mm), which is essential for the non-linear RF behavior of the model.



**FIGURE 6.** Small Signal Equivalent Circuit Model of the overall device including the intrinsic device as described by the ASM – HEMT model PDK. Access resistances  $R_g$ ,  $R_d$  and  $R_s$  are included in the intrinsic core model whereas only the bus-inductances form the extrinsic level parasitics. Standard transmission line models are used for manifolds.

output power of RF power amplifiers as compared to the expected theoretical output power ( $V_{pp}I_{pp}/8$ ) is ascribed to the various manifestations of trapping such as current collapse, knee walkout, drain-lag, gate-lag etc [25]–[28]. Pulsed IV characterization in dual-pulse mode at a pulse frequency of 1000 Hz with a duty-cycle of 0.02 %, as indicated in Fig. 4, is performed under multiple quiescent drain and gate bias conditions such that both the gate and the drain voltages are pulsed simultaneously from the quiescent bias point. The pulse width of 200 ns and the measurement window of 40 ns within these 200 ns is short enough to ensure iso-thermal and



**FIGURE 7.** Extracted SS – EC (a)  $C_{gs}$  (b)  $C_{gd}$  (c)  $g_m$  and (d)  $g_{ds}$  for  $V_d = 5$  V and 10 gate bias conditions. Parasitic capacitances are adjusted to values given in Table 2 to fit model and measured data for (a–b). A sufficiently broad frequency range ( $\approx$  10 GHz) is observed for extraction for which frequency-independent behavior of SS – EC elements is seen after which inductive effects dominate.

iso-dynamic measurement of the pulsed-IV characteristics. From Fig. 5 we observe that the four most important parameters, in which dispersion due to trapping should be modeled, are V<sub>OFF</sub>,  $\eta_0$ , C<sub>DSCD</sub> and the drain/source AR resistances (R<sub>ds</sub>). We model this with 2 R – C sub-circuits shown in Fig. 4. The node voltages V<sub>trap1</sub> and V<sub>trap2</sub>, which represent effects due to gate and drain lag respectively, are fed back into the model to update V<sub>OFF</sub>,  $\eta_0$ , C<sub>DSCD</sub> and R<sub>ds</sub>, given as

$$V_{OFF}(Trap) = V_{OFF} + (V_{OFFTR} \cdot V_{trap2})$$
  

$$\eta_0(Trap) = \eta_0 + (\eta_{0TR} \cdot V_{trap2})$$
  

$$C_{DSCD}(Trap) = C_{DSCD} + (C_{DSCDTR} \cdot V_{trap2})$$
  

$$R_{ds}(Trap) = R_{ds} - (R_{TR1} \cdot V_{trap1}) + (R_{TR2} \cdot V_{trap2})$$
(5)

where  $V_{OFFTR}$ ,  $\eta_{0TR}$ ,  $C_{DSCDTR}$ ,  $R_{TR1}$  and  $R_{TR2}$  are used as parameters. Shown in Fig. 5 are accurate model fits for pulsed  $I_d - V_g$  and  $I_d - V_d$  for multiple quiescent bias conditions, validating the proposed trap model.

## **V. RF PARAMETER EXTRACTION**

RF small-signal equivalent circuit (SS - EC) is shown in Fig. 6. The overall SS - EC has gate (GMF) and drain (DMF) manifolds or pads, feeding the signals to gate and drain ports respectively. It also has the source manifold (SMF) or via-holes, through which the source-pad is connected to the back-plane metallization. Beyond the manifolds

are bus-inductances  $L_{xg}$ ,  $L_{xd}$  and  $L_{xs}$  that represent the connection between the pads and the actual DUT, which itself is governed by the process design kit (PDK). The zoomed inset shows the equivalent circuit representation of the intrinsic DUT featuring parasitic capacitances  $C_{GS,p}$ ,  $C_{GD,p}$  and  $C_{DS,p}$  and access resistances  $R_g$ ,  $R_d$  and  $R_s$ .

With the bulk of the parameter extraction exercise done for DC – IV in Section III, the transconductance  $(g_m)$ , output conductance  $(g_{ds})$ , intrinsic capacitances  $(C_{gs,i}, C_{gd,i}$ and  $C_{ds,i}$ ) and intrinsic gate resistance  $(R_{g,i})$  are simultaneously determined since they depend on a single quantity, i.e.,  $\psi$ . Additionally, AR resistances,  $R_d$  and  $R_s$ , are also fitted while extracting values for N<sub>SOACCS</sub> and V<sub>SOACCS</sub> during DC parameter extraction. So, we now are only left with the task of extracting the parasitic capacitances and the gate finger resistance  $(R_{g,f})$  in addition to the inductances.

Keysight's ADS simulator is used to perform all the model simulations. Broadband S-parameters (0.5 - 50 GHz) measured under multiple bias conditions are used for RF parameter extraction. The manifolds are deembedded and S-parameters for each of the manifolds in the form of 2-port S-parameter files are obtained using on-wafer Thru Reflect Load (TRL) deembedding [29], [30]. The extrinsic-level measurements, obtained after deembedding the manifolds, are henceforth employed for parameter extraction. We start with the intrinsic element extraction following the standard low-frequency Y-parameter based approach [31]. It must be



**FIGURE 8.** Large resistors  $R_{gs}$  and  $R_{gd}$  are included in the intrinsic SS – EC to capture the differential gate resistance accounting for current flowing through the gate-source and gate-drain Schottky diodes respectively. Their inclusion significantly impacts the overall gate resistance ( $R_g$ ) at low frequencies as shown in Fig. 8(a).  $R_{sub}$  and  $C_{sub}$  are included to capture the substrate loss at the output port. It must be noted that AR resistances  $R_s$  and  $R_d$  have been omitted since their impact is already embedded in  $g_m$  and  $g_{ds}$  as described in Section III.



**FIGURE 9.** Comparison between modeled and measured broadband extrinsic-level Y-parameters. Y<sub>11</sub> are shown here for illustration. The model accurately captures the peaks and dips and their bias dependence which is a manifestation of the interaction between the intrinsic capacitances and the extrinsic inductances. The values of bus-inductances can be fine-tuned to fit the peaks/dips in measured and modeled extrinsic-level Y-parameters.

noted that due to the inclusion of the AR model in the core model, as explained in Section III, we can use it to our advantage by omitting  $R_s$  and  $R_d$  from the intrinsic SS – EC since their effect on  $g_m$  and  $g_{ds}$  is already captured. This significantly simplifies our hand-analysis for RF parameter extraction without compromising on the accuracy due to omission of AR resistances as reported in [31].

The overlays of measured and modeled plots for intrinsic SS - EC elements plotted against frequency are shown in



**FIGURE 10.** Comparison between modeled and experimentally measured data of broadband extrinsic-level S-Parameters for frequency 0.5 - 50 GHz. Smith plots for S<sub>11</sub> and S<sub>22</sub> (a–b), S<sub>12</sub> and S<sub>21</sub> (c–d) are shown for 2 different drain-bias conditions, with 10 different gate biases ( $I_d = 10 - 100$  mA/mm) for each drain condition. The model is accurate in capturing the bias dependence of S-parameters which validates the accuracy of the core intrinsic model as well as the RF parameter extraction procedure. The kink-effect in S<sub>22</sub> is very well reproduced by the model, which highlights the excellent modeling of the intrinsic characteristics of the device [33]. The arrows indicate the direction of increasing  $I_d$ .



FIGURE 11. RF Parameter extraction flow as described in Section V to extract the RF small signal model for the GaN device. The flow is straightforward and does not require any optimization and is validated by accurate correlation between measured and modeled broadband S-parameters as shown in Fig. 10.

Fig. 7. The values of the parasitic capacitances are adjusted to settle the levels of the capacitance plots, whereas the trapmodel takes care of the  $g_{ds}$  dispersion. The only dispersion



FIGURE 12. (a) ADS schematic for simulating load-pull contours using the embedded model. Pad level parasitics in the form of 2-port S-parameter components are added. Right in the centre is the DUT which is governed by the ASM-GaN-HEMT PDK. (b-i) Discrete load-sweeps for P<sub>OUT</sub> and PAE against real and imaginary loads for multiple bias conditions, at 10 GHz signal frequency. The model accurately predicts the P<sub>OUT</sub> and PAE maxima as well as their mutual tradeoffs upon varying the load resistance/reactance.

in  $g_m$  at low frequencies in our model is due to self-heating, and decided by the values of self-heating parameters  $R_{TH0}$ and  $C_{TH0}$ . However, their bias dependence is already taken care of by the core surface-potential-based model. The quasiindependence of these elements against frequency, which is a standard benchmark to verify the validity of the proposed RF model, is observed for nearly 10 GHz giving us a significant extraction range before which inductive effects come into the picture.

It must be noted that  $R_g$  increases abruptly as we move to lower frequencies (see Fig. 8(a)), which can be ascribed to the differential gate-channel resistances seen in GaN devices due to current flowing through gate-source and gate-drain diodes [32]. We model it by including large resistors  $R_{gs}$  and  $R_{gd}$  across gate-source and gate-drain terminals as shown in Fig. 8(b). Nonetheless, we still find a substantial frequency range for extraction of gate finger resistance  $R_{g,f} = R_g - R_{g,i}$  as illustrated in Fig. 8(a). The extracted values of parasitic capacitances and resistances are shown in Table 2.

Substrate loss is captured using the standard RC series network across the drain and source nodes as shown in Fig. 8(b). The substrate network affects the  $g_{ds}$ -dispersion observed at low frequencies which in turn affects  $S_{22}$  of the device. Ideally, the time constant corresponding to the RC substrate network should be determined by low frequency Y-parameters. Since the broadband S-parameter measured data for the device at our disposal starts from 500 MHz, we therefore cannot extract the exact values of  $R_{sub}$  and  $C_{sub}$ . So, a convenient time constant is chosen such that it accounts for gds-dispersion well below 500 MHz while giving the best fits at the same time. In our case, its value was set to 50  $\mu$ s or 20 kHz.

It is interesting to note that the extrinsic inductances and the bias-dependent intrinsic capacitances resonate at higher

Id = 10 mA/mm

Vd = 20 V

PAF

#### TABLE 2. Extracted capacitances and resistances.

TABLE 3. Bus-inductances (pH).

| $C_{GS,p}$  | $\rm C_{GD,p}$        | $C_{DS,p}$            |
|-------------|-----------------------|-----------------------|
| 510 fF      | 165 fF                | 182 fF                |
| $R_{g,f}$   | $R_{gs}$              | $R_{gd}$              |
| $0.5\Omega$ | $19 \mathrm{k}\Omega$ | $19 \mathrm{k}\Omega$ |

|                 | · ·             |          |
|-----------------|-----------------|----------|
| L <sub>xg</sub> | L <sub>xs</sub> | $L_{xd}$ |
| 10.1            | -6.08           | 8.25     |

frequencies, a manifestation of which is the occurrence of dips and peaks in extrinsic-level Y-parameters, as shown in Fig. 9 as an illustrative example. These features can be used to extract the bus-inductances, tabulated in Table 3, in order to match the peaks corresponding to measured and modeled Y-parameters. As can be seen, the model is highly accurate in capturing the resonating behavior for multiple bias conditions due to varying capacitances with bias, thereby acting as an alternate way of validating the model extraction procedure. The negative value of  $L_{xs}$  can be ascribed to an improper calibration or de-embedding of the pad parasitics.

To conclude the RF parameter extraction process, overlays of the broadband S-Parameters for a frequency range of 0.5 - 50 GHz are shown in Fig. 10. The results shown are for 20 different bias conditions: 5 V and 20 V at drain with 10 different voltage values at gate, that give a quiescent current spanning over an order of magnitude (10 - 100 mA/mm). A high level of correlation between the measured data and the model for a wide variety of bias conditions is observed, which is an important model capability as far as design of various PA classes under varying drain supply voltages is concerned. Also, the model is accurate in predicting the bias-dependence of the kink-effect in S<sub>22</sub>, which can be of significance in design of the output matching network for PAs [34]. The entire parameter extraction flow is straightforward and does not require any optimization algorithms as is summarized in Fig. 11.

#### VI. LARGE-SIGNAL MODEL BEHAVIOR

To examine the large-signal performance of the proposed model, correlations between measured and model generated Output-Power ( $P_{OUT}$ ) and Power-Added-Efficiency (PAE) load-pull plots are made. Shown in Fig. 12(a) is the ADS load-pull schematic using the model PDK and device extrinsic components. The measured load-pull data is obtained using load tuners from Focus Microwaves with an input-power ( $P_{IN}$ ) level of 22 dBm at 10 GHz fundamental frequency. To get a deeper clarity on the impact of load impedances on  $P_{OUT}$  and PAE, the load-pull data reinterpreted into discrete load sweeps is compared for both measured data and model estimations in Fig. 12(b)–12(i). The variation of  $P_{OUT}$  and PAE and their mutual trade-offs as real and imaginary parts of the load are swept is captured accurately by the model.



Pout

Vd = 20 √

Id = 10 mA/mm

(b, d) load-pull contours for  $V_d = 20$  V at two current densities  $I_d = 10$  and 100 mA/mm. The smith chart region is sampled for 0.26 < Magnitude( $\Gamma$ ) < 0.71 and 70° < Phase( $\Gamma$ ) < 160° for standard 50  $\Omega$  impedance. The model accurately predicts the P<sub>OUT</sub> and PAE maxima as well as their mutual tradeoffs upon varying the load impedance. Red Contours: Measured data, blue contours: Model.



FIGURE 14. Comparison between modeled and measured P<sub>OUT</sub>, Gain and PAE as functions of available input power (P<sub>IN</sub>) for V<sub>d</sub> = 5 and 20 V with two gate bias conditions I<sub>d</sub> = 10 and 100 mA/mm. The frequency of the 22 dBm RF input signal is 10 GHz and the values of the load impedances are set for maximum PAE. Gain-compression is accurately reproduced by the model, which indicates an accurate non-linear model.

Given in Table 4 are the values of optimum load impedances obtained through load-pull contours for maximum  $P_{OUT}$  and PAE under different gate bias conditions. In Fig. 13(a)–13(d), the overlays for measured and modeled contours exhibit high degree of resemblance which highlights the capability of the proposed model to capture the non-linear nature of GaN HEMTs responsible for predicting  $P_{OUT}$  and PAE. Since the load-pull data is measured at pad-level, the model representation requires us to append the extracted manifolds from Section V to

| TABLE 4. | Load | imped | lances. |
|----------|------|-------|---------|
|----------|------|-------|---------|

|                | Freq  | 10 mA/mm        | 100 mA/mm       |
|----------------|-------|-----------------|-----------------|
|                | $f_0$ | 22.46 + j38.54  | 30.53 + j34.35  |
| Max. PAE       | $f_1$ | 40.61 - j93.39  | 37.32 - j73.44  |
|                | $f_2$ | 11.39 - j0.07   | 14.77 + j10.83  |
|                | $f_0$ | 19.57 + j22.83  | 19.57 + j22.83  |
| Max. $P_{OUT}$ | $f_1$ | 253.48 - j65.72 | 253.48 - j65.72 |
|                | $f_2$ | 15.66 - j31.21  | 15.66 - j31.21  |

the extrinsic-level model in the ADS simulator as shown in Fig. 12(a).

Finally, power-sweep simulations are performed to study the model performance when the device is driven into compression as shown in Fig. 14. The load impedances are set for maximum PAE. The model does a decent job in predicting the non-linear behavior of the device particularly gain compression after the device hits the non-linearity and the subsequent peaking of PAE at power back-off. Such accuracy is achieved for multi-bias conditions with the help of precise modeling of trapping and self heating phenomena during large signal operation. These results indicate the readiness of the model to be used as an industry standard for GaN HEMT based state-of-the-art RF circuit design.

## **VII. CONCLUSION**

A surface-potential-based RF large-signal model for GaN HEMTs was demonstrated and successfully validated against measured data for a commercial GaN device. It was shown that fitting the model for DC-IV characteristics would automatically generate the small-signal equivalent circuit for RF simulation due to the self-consistency between the device intrinsic charges and current, except for the extraction of parasitic capacitance and gate resistance, which need to be extracted using standard procedures. Additionally, trapping effects were modeled using RC circuits and broadband S-parameters were used to validate the RF model. Furthermore, the model capability to predict load-pull contours and their corresponding maxima for varying loadimpedances was shown, which could be handy for an accurate first-pass power amplifier design.

### REFERENCES

- U. K. Mishra, P. Parikh, and Y.-F. Wu, "AlGaN/GaN HEMTs-an overview of device operation and applications," *Proc. IEEE*, vol. 90, no. 6, pp. 1022–1031, Jun. 2002.
- [2] R. S. Pengelly, S. M. Wood, J. W. Milligan, S. T. Sheppard, and W. L. Pribble, "A review of GaN on SiC high electron-mobility power transistors and MMICs," *IEEE Trans. Microw. Theory Techn.*, vol. 60, no. 6, pp. 1764–1783, Jun. 2012.
- [3] P. M. Cabral, J. C. Pedro, and N. B. Carvalho, "Nonlinear device model of microwave power GaN HEMTs for high power-amplifier design," *IEEE Trans. Microw. Theory Techn.*, vol. 52, no. 11, pp. 2585–2592, Nov. 2004.
- [4] I. Angelov et al., "Large-signal modelling and comparison of AlGaN/GaN HEMTs and SiC MESFETs," in Proc. Asia–Pac. Microw. Conf., Yokohama, Japan, 2006, pp. 279–282.
- [5] G. Crupi et al., "Accurate multibias equivalent-circuit extraction for GaN HEMTs," *IEEE Trans. Microw. Theory Techn.*, vol. 54, no. 10, pp. 3616–3622, Oct. 2006.

- [6] K. S. Yuk, G. R. Branner, and D. J. McQuate, "A wideband multiharmonic empirical large-signal model for high-power GaN HEMTs with self-heating and charge-trapping effects," *IEEE Trans. Microw. Theory Techn.*, vol. 57, no. 12, pp. 3322–3332, Dec. 2009.
- [7] A. Jarndal, A. Z. Markos, and G. Kompa, "Large-signal model for AlGaN/GaN HEMTs accurately predicts trapping- and self-heatinginduced dispersion and intermodulation distortion," *IEEE Trans. Electron Devices*, vol. 54, no. 11, pp. 2830–2836, Nov. 2007.
- [8] A. Jarndal, A. Z. Markos, and G. Kompa, "Improved modeling of GaN HEMTs on Si substrate for design of RF power amplifiers," *IEEE Trans. Microw. Theory Techn.*, vol. 59, no. 3, pp. 644–651, Mar. 2011.
- [9] C. Wang et al., "An electrothermal model for empirical large- signal modeling of AlGaN/GaN HEMTs including self-heating and ambient temperature effects," *IEEE Trans. Microw. Theory Techn.*, vol. 62, no. 12, pp. 2878–2887, Dec. 2014.
- [10] M. A. Alim, A. A. Rezazadeh, and C. Gaquiere, "Small signal model parameters analysis of GaN and GaAs based HEMTs over temperature for microwave applications," *Solid State Electron.*, vol. 119, pp. 11–18, May 2016.
- [11] J. X. Zheng et al., "A scalable active compensatory sub-circuit for accurate GaN HEMT large signal models," *IEEE Microw. Wireless Compon. Lett.*, vol. 26, no. 6, pp. 431–433, Jun. 2016.
- [12] A.-D. Huang, Z. Zhong, W. Wu, and Y.-X. Guo, "An artificial neural network-based electrothermal model for GaN HEMTs with dynamic trapping effects consideration," *IEEE Trans. Microw. Theory Techn.*, vol. 64, no. 8, pp. 2519–2528, Aug. 2016.
- [13] R. Essaadali, A. Jarndal, A. B. Kouki, and F. M. Ghannouchi, "A new GaN HEMT equivalent circuit modeling technique based on X-parameters," *IEEE Trans. Microw. Theory Techn.*, vol. 64, no. 9, pp. 2758–2777, Sep. 2016.
- [14] Y. Xu et al., "A scalable large-signal multiharmonic model of AlGaN/GaN HEMTs and its application in C-band high power amplifier MMIC," *IEEE Trans. Microw. Theory Techn.*, to be published.
- [15] S. D. Mertens, "Status of the GaN HEMT standardization effort at the compact model coalition," in *Proc. IEEE Compound Semicond. Integr. Circuit Symp. (CSICS)*, 2014, pp. 1–4.
- [16] L. Dunleavy, C. Baylis, W. Curtice, and R. Connick, "Modeling GaN: Powerful but challenging," *IEEE Microw. Mag.*, vol. 11, no. 6, pp. 82–96, Oct. 2010.
- [17] S. Khandelwal, Y. S. Chauhan, and T. A. Fjeldly, "Analytical modeling of surface-potential and intrinsic charges in AlGaN/GaN HEMT devices," *IEEE Trans. Electron Devices*, vol. 59, no. 10, pp. 2856–2860, Oct. 2012.
- [18] S. Khandelwal, S. Ghosh, Y. S. Chauhan, B. Iniguez, and T. A. Fjeldly, "Surface-potential-based RF large signal model for gallium nitride HEMTs," in *Proc. IEEE Compound Semicond. Integr. Circuit Symp. (CSICS)*, New Orleans, LA, USA, 2015, pp. 1–4.
- [19] S. A. Ahsan *et al.*, "Capacitance modeling in dual field-plate power GaN HEMT for accurate switching behavior," *IEEE Trans. Electron Devices*, vol. 63, no. 2, pp. 565–572, Feb. 2016.
- [20] S. A. Ahsan, S. Ghosh, S. Khandelwal, and Y. S. Chauhan, "Analysis and modeling of cross-coupling and substrate capacitances in GaN HEMTs for power-electronic applications," *IEEE Trans. Electron Devices*, vol. 64, no. 3, pp. 816–823, Mar. 2017.
- [21] A. Dasgupta, S. Khandelwal, and Y. S. Chauhan, "Compact modeling of Flicker noise in HEMTs," *IEEE J. Electron Devices Soc.*, vol. 2, no. 6, pp. 174–178, Nov. 2014.
- [22] S. D. Mertens, "GaN HEMT SPICE model standard for power & RF," presented at the MOS AK Workshop, Washington, DC, USA, Dec. 2015.
- [23] S. Khandelwal *et al.*, "Robust surface-potential-based compact model for GaN HEMT IC design," *IEEE Trans. Electron Devices*, vol. 60, no. 10, pp. 3216–3222, Oct. 2013.
- [24] S. Ghosh, S. A. Ahsan, Y. S. Chauhan, and S. Khandelwal, "Modeling of source/drain access resistances and their temperature dependence in GaN HEMTs," in *Proc. IEEE Conf. Electron Devices Solid State Circuits (EDSSC)*, Hong Kong, Aug. 2016, pp. 247–250.
- [25] J. M. Tirado, J. L. Sanchez-Rojas, and J. I. Izpura, "Trapping effects in the transient response of AlGaN/GaN HEMT devices," *IEEE Trans. Electron Devices*, vol. 54, no. 3, pp. 410–417, Mar. 2007.

- [26] O. Jardel *et al.*, "An electrothermal model for AlGaN/GaN power HEMTs including trapping effects to improve large-signal simulation results on high VSWR," *IEEE Trans. Microw. Theory Techn.*, vol. 55, no. 12, pp. 2660–2669, Dec. 2007.
- [27] N. K. Subramani *et al.*, "Identification of GaN buffer traps in microwave power AlGaN/GaN HEMTs through low frequency Sparameters measurements and TCAD-based physical device simulations," *IEEE J. Electron Devices Soc.*, vol. 5, no. 3, pp. 175–181, May 2017.
- [28] R. Vetury, N. Q. Zhang, S. Keller, and U. K. Mishra, "The impact of surface states on the DC and RF characteristics of AlGaN/GaN HFETs," *IEEE Trans. Electron Devices*, vol. 48, no. 3, pp. 560–566, Mar. 2001.
- [29] P. Colestock and M. Foley, "A generalized TRL algorithm for S-parameter de-embedding," Fermi Nat. Accelerator Lab., Batavia, IL, USA, Tech. Rep. FERMILAB-TM-1781, pp. 1–19, Apr. 1993.
- [30] G. F. Engen and C. A. Hoer, "Thru-reflect-line: An improved technique for calibrating the dual six-port automatic network analyzer," *IEEE Trans. Microw. Theory Techn.*, vol. 27, no. 12, pp. 987–993, Dec. 1979.
- [31] I. Kwon, M. Je, K. Lee, and H. Shin, "A simple and analytical parameter-extraction method of a microwave MOSFET," *IEEE Trans. Microw. Theory Techn.*, vol. 50, no. 6, pp. 1503–1509, Jun. 2002.
- [32] Q. Fan, J. H. Leach, and H. Morkoc, "Small signal equivalent circuit modeling for AlGaN/GaN HFET: Hybrid extraction method for determining circuit elements of AlGaN/GaN HFET," *Proc. IEEE*, vol. 98, no. 7, pp. 1140–1150, Jul. 2010.
- [33] S.-S. Lu, T.-W. Chen, H.-C. Chen, and C. Meng, "The origin of the kink phenomenon of transistor scattering parameter S<sub>22</sub>," *IEEE Trans. Microw. Theory Techn.*, vol. 49, no. 2, pp. 333–340, Feb. 2001.
- [34] J. Shohat, I. D. Robertson, and S. J. Nightingale, "Investigation of drain-line loss and the S22 kink effect in capacitively coupled distributed amplifiers," *IEEE Trans. Microw. Theory Techn.*, vol. 53, no. 12, pp. 3767–3773, Dec. 2005.



**SHEIKH AAMIR AHSAN** (GS'15) was born in Srinagar, India, in 1988. He received the B.Tech. degree in electronics and communication engineering from the NIT Jaipur, Jaipur, India, in 2011. He is currently pursuing the Ph.D. degree with the Nanolab, IIT Kanpur, Kanpur, India. He was a Visiting Researcher with Keysight Technologies, India, for 3 months, in 2016. He is also the Co-Developer of the ASM-GaN-HEMT Model, which is currently under consideration for industry standardization at the Compact Model Coalition.

His current research interests include characterization, compact modeling, and parameter extraction of gallium nitride HEMTs.



**SUDIP GHOSH** (M'16) received the Ph.D. degree from the University of Bordeaux 1, Bordeaux, France, in 2012 and the M.Sc. degree from Jadavpur University, Kolkata, India, in 2008. He was a Guest Researcher with the Department of Energy Technology, Aalborg University, Aalborg, Denmark, in 2013. He is currently a Post-Doctoral Researcher with IIT Kanpur, Kanpur, India.



**SOURABH KHANDELWAL** (M'14) received the master's and Ph.D. degrees in 2007 and 2013, respectively. He was a Manager with the Berkeley Device Modeling Center, Department of Electrical Engineering and Computer Science, University of California Berkeley. He is currently a Senior Lecturer (Assistant Professor) with the Department of Science and Engineering, Macquarie University, Sydney. From 2007 to 2010, he was a Research Engineer with IBM Semiconductor Research. He has authored several international journal and con-

ference publications. His is the Lead-Developer of the ASM-GaN-HEMT Model, which is under consideration for industry standardization at the Compact Model Coalition.



**YOGESH SINGH CHAUHAN** (SM'12) is an Associate Professor with IIT Kanpur, India. He was with Semiconductor Research and Development Center, IBM, from 2007 to 2010, the Tokyo Institute of Technology in 2010, and the University of California Berkeley from 2010 to 2012. He is the Lead Developer of industry standard BSIM-BULK (formerly, BSIM6) model and a Co-Developer of ASM-HEMT model for GaN HEMTs, which is under industry standardization at the Compact Model Coalition. His research

interests are characterization, modeling, and simulation of semiconductor devices. He was a recipient of Ramanujan Fellowship in 2012, IBM Faculty Award in 2013, and P. K. Kelkar Fellowship in 2015. He was the Technical Program Committee Member of IEEE International Conference on Simulation of Semiconductor Processes and Devices 2013 and IEEE European Solid-State Device Research Conference 2016/2017. He is the Editor of the IEEE TRANSACTIONS ON ELECTRON DEVICES and a Distinguished Lecturer of the IEEE Electron Devices Society. He is a member of IEEE-EDS Compact Modeling Committee.