# Analog Defect Injection and Fault Simulation Techniques: A Systematic Literature Review

Sadia Azam<sup>®</sup>, *Member, IEEE*, Nicola Dall'Ora<sup>®</sup>, *Member, IEEE*, Enrico Fraccaroli<sup>®</sup>, *Member, IEEE*, Renaud Gillon<sup>®</sup>, *Senior Member, IEEE*, and Franco Fummi<sup>®</sup>, *Member, IEEE* 

Abstract—Since the last century, the exponential growth of the semiconductor industry has led to the creation of tiny and complex integrated circuits, e.g., sensors, actuators, and smart power. Innovative techniques are needed to ensure the correct functionality of analog devices that are ubiquitous in every smart system. The ISO 26262 standard for functional safety in the automotive context specifies that fault injection is necessary to validate all electronic devices. For decades, standardization of defect modeling and injection mainly focused on digital circuits and, in a minor part, on analog ones. An initial attempt is being made with the IEEE P2427 draft standard that started to give a structured and formal organization to the analog testing field. Various methods have been proposed in the literature to speed up the fault simulation of the defect universe for an analog circuit. A more limited number of papers seek to reduce the overall simulation time by reducing the number of defects to be simulated. This literature survey describes the state-of-the-art of analog defect injection and the fault simulation methods. The survey is based on the preferred reporting items for systematic reviews and meta-analyses (PRISMA) methodological flow, allowing for a systematic and complete literature survey. Each selected paper has been categorized and presented to provide an overview of all the available approaches. In addition, the limitations of the various approaches are discussed by showing possible future directions.

*Index Terms*—Analog circuits, defect injection, defect models, fault simulation, functional safety, SPICE-based simulation, transistor-level models.

## I. INTRODUCTION

**N** OWADAYS, with the increase in the complexity of analog and mixed-signal circuits, guaranteeing the functional safety of both digital and analog circuits is fundamental to reducing every risk of failure in cyber–physical system (CPS) and industrial CPS (ICPS) [1]. Building efficient analog defect injection and simulation techniques became strategic for manufacturers [2]. In this context, the maturity of the

Manuscript received 3 December 2022; revised 17 March 2023 and 3 July 2023; accepted 15 July 2023. Date of publication 25 July 2023; date of current version 26 December 2023. This article was recommended by Associate Editor P. Li. (*Corresponding author: Enrico Fraccaroli.*)

Sadia Azam, Nicola Dall'Ora, and Franco Fummi are with the Department of Computer Science, University of Verona, 37129 Verona, Italy (e-mail: sadia.azam@univr.it; nicola.dallora@univr.it; franco.fummi@univr.it).

Enrico Fraccaroli is with the Department of Computer Science, University of North Carolina at Chapel Hill, Chapel Hill, NC 27599 USA (e-mail: enrifrac@cs.unc.edu).

Renaud Gillon is with Sydelity B.V., 9770 Kruisem, Belgium (e-mail: renaud.gillon@sydelity.com).

Digital Object Identifier 10.1109/TCAD.2023.3298698

techniques used in the analog field is lagging behind compared with the digital field. For the digital domain, the standard ISO 26262 [3] defines the guidelines for implementing a fault injection campaign to ensure the functional safety of road vehicles. With the focus on digital circuits, in literature, these methodologies are referred to as fault modeling and injection techniques because the functionality of a digital circuit (fault-free and faulty) can be seen as an abstraction of the analog circuit that implements the physical functionality. Instead, when referring to the analog domain, the correct term used to identify these techniques changes from fault to defect. Thus, the defect models that are characterized to mimic physical deformations and injected into a netlist can produce a fault after the simulation. Due to these historical reasons, the industry uses fault injection and simulation more than defect injection and simulation when referring to the analog testing field. This error is probably related to the fact that the first attempt to standardize the terminology in this field is proposed by the IEEE P2427 draft standard [4]. Previously, in some cases, these two terms were swapped and used without distinguishing between their different significance in the digital and analog domains. By analyzing the literature terminology and maintaining compliance with the P2427 draft standard, this literature survey uses the terms analog defect injection and fault simulation techniques.

SPICE-based simulators are still the core technology to simulate defects in analog circuits described at the transistor level [5]. However, the circuits are becoming more complex as the number of transistors increases [6]; thus, more evolved methodologies are required. Simulating an analog circuit for a set of input stimuli can require a lot of time and could vary from a fraction of a second to several days depending on the complexity and details accuracy of the circuit under test (CUT). The complexity of a defect injection campaign is directly proportional to the number of defects to be simulated because, for each injected defect, a complete simulation using the nominal input stimuli needs to be computed to retrieve faulty data/matrices. In literature, researchers from industry and academia suggested different techniques to reduce the overall simulation time required to simulate an entire set of defects, named *defect universe* [4]. These techniques include parallel simulation on different cores [7], analysis in the frequency domain at specific operating points [8], usage of high-level models [9], Monte Carlo-based simulations [10], or fault sensitivity analysis (FSA) [11]. Other techniques aim at reducing the set of defects that need to

© 2023 The Authors. This work is licensed under a Creative Commons Attribution 4.0 License. For more information, see https://creativecommons.org/licenses/by/4.0/



Fig. 1. Methodology used to build this systematical survey. Starting from the definition of the search string and the list of databases, the entire set of articles is retrieved and processed to obtain the final set of articles included in the survey.

be simulated, e.g., with fault grouping techniques. The defect models injected at transistor level are different for each component, e.g., a defect for a metal-oxide-semiconductor field-effect transistor (MOSFET) [12] could be a stuck-on between drain-source, a stuck-off between drain-gate, and so forth. The first attempt to standardize the defect models for each component in a transistor-level description will be released with the standard IEEE P2427 [4], currently in a draft version.

This article aims to present a systematic review that explores all the techniques proposed in the literature on analog defect injection and simulation. A notable literature review is available on digital fault injection [13]. The digital fault injection approaches are divided into: hardware-based (physical), simulation-based, and emulation-based. For the analog domain, a noteworthy survey of analog fault diagnosis is presented in [14] and is related to the detection and diagnosis of analog faults. However, an analogous review of analog defect injection and simulation techniques is not presented in the literature. To systematically review the selected articles, the Rayyan platform [15] is used to support the selection phases of the articles. It significantly improves the process of selecting and screening literature papers when more than two researchers collaborate on building the survey. Moreover, the preferred reporting items for systematic reviews and metaanalyses (PRISMA) [16] methodology is used to build a structured and complete survey. The PRISMA methodology was initially presented to build systematical surveys in the medical domain, and it is currently used for different scientific domains.

Each technique is analyzed in detail in this literature survey by showing its advantages and limitations by following the precise workflow described in Fig. 1. Starting from a list of keywords, the search string shown in (1) is built. Using the defined search string inside the Web of Science platform, 1580 articles are retrieved from the selected databases: IEEEXplore, Elsevier, Spring Nature, Wiley, and Association for Computing Machinery (ACM). The main contributions of this survey are as follows.

- 1) Analyze the literature systematically on analog defect injection and simulation at the transistor level.
- Propose a classification of each selected work in ten different categories by unifying approaches that exploit common strategies.
- 3) Describe the features and limitations of each selected work.
- Describe the advantages and limitations of the different techniques by analyzing them grouped in different categories.

Furthermore, the main research gaps in this area are discussed and motivated with a global vision.



Fig. 2. PRISMA-based flowchart used for the research and selection of the articles.

The remainder of this article is organized as follows. Section II exemplifies the methodologies used to build this systematic survey. Section III provides the basic definitions and types of analog defects and the state-of-the-art of defect modeling and injection. In Section IV, the core of the survey is presented. Then, Section V discusses the limitations and future directions on adapting fault simulation techniques, by discussing real applications. Finally, the conclusions are given in Section VI.

#### **II. RESEARCH METHODOLOGY**

This section explains the methodological flow used to create this literature survey as schematized in Fig. 1. First, we searched the articles on different databases by defining a search string covering most papers related to analog fault injection and simulation. Then, we selected papers by performing a collaborative decision by using the Rayyan platform [15].

## A. Papers Selection Methodology

Fig. 2 depicts the steps followed in this survey for the research and selection of the articles based on the PRISMA methodology [16]. We uploaded 1580 papers on the Rayyan collaborative platform [15]. This platform is helpful for screening a large number of papers systematically. In the screening process, duplicate papers and book chapters are removed by exploiting the Rayyan functions. Then, the most important step was to find the most relevant papers for review based on their relevance to the target topic. For this purpose, three reviewers initially screened the papers by reading the title and



Fig. 3. Entire set of papers retrieved through the search string (see (1)), subdivided into scientific sectors. Articles can fall into several scientific sectors.

abstract of each paper. During this step, it was noticed that some papers were related to digital fault injection, some papers were related to the testing part, and some other papers were relevant to other fields because faults can exist in other applicative areas as well. In this step, 1434 papers were removed, and 126 papers were selected for evaluation. All the manually excluded articles are related to other physical domains than the electrical one. From these 126 selected papers, there were some conflicts in some of these papers, i.e., different reviewers' decisions. Then, all the reviewers resolved the conflicts by reading each paper in detail, agreeing to exclude only 47 of those 50 papers. After screening and resolving conflicts, 79 papers were selected to be included in this survey. The most important thing about the selection of fault injection articles was that: there are different approaches for analog fault injection: simulation-based, hardware-based, and emulation-based. The majority of the papers selected are related to simulationbased fault injection. This is due to the practical complications in applying hardware or emulation-based fault injection.

#### B. Search String and Selection of Databases

The process of retrieving all the articles for inclusion in the survey is started by defining the principal keywords in this research field. These keywords include analog/analogue, fault, analysis, injection, and simulation. The search strings combine the selected keywords by using AND and OR boolean operators in

$$(analog \lor analogue) \land fault \land (analysis \lor injection \lor simulation).$$
(1)

The query includes the conference paper and journals published from 2000 to 2021. The query does not include defect as a keyword because most articles in this field mainly use the "fault" keyword for historical reasons as described in Section I. The platform chosen to search the articles through the search string is Web of Science because it allows the selection of many different databases as sources and enables exporting the selected articles in multiple convenient formats. The articles

TABLE I Number of Papers Retrieved From the Selected Databases Through the PRISMA-Based Flowchart (See Fig. 2)

| Database      | Total papers | Selected papers |
|---------------|--------------|-----------------|
| IEEEXplore    | 841          | 52              |
| Elsevier      | 447          | 4               |
| Spring Nature | 225          | 14              |
| Wiley         | 58           | 5               |
| ACM           | 9            | 4               |

found by using the search string on the Web of Science platform are matched by wrapping each keyword inside an ALL operator. The ALL operator searches the keyword in every metadata associated with the articles, for instance: title, abstract, keywords, conference name, funding text, and so forth. Basically, it searches in all metadata fields except for the content (i.e., main text) of this article. Table I shows the list of sources that are: IEEEXplore, Elsevier, Springer Nature, Wiley, and ACM. It also shows the number of papers we found in these databases, which is 1580 overall. All these papers are not related to the analog fault injection field because faults can be part of other domains like geography, material sciences, etc.

Fig. 3 shows the subdivision of all articles obtained through the search string [see (1)] according to their scientific field. The total number of items included in this figure is 2777, which is larger than the initial set of articles retrieved through the search string. This is because an article can be related to several scientific fields simultaneously. Most publications related to analog defect injection and simulation are in the area of electrical and computer engineering and fewer in other areas, such as robotics and manufacturing. Fig. 4 instead shows the subdivision per year of the entire set of papers retrieved through the search string (highlighted in orange). From the figure, it is evident that in the period 2000–2021, the number of articles related to analog defect injection and simulation



Fig. 4. Entire set (blue) and selected papers (orange), retrieved through the PRISMA-based flowchart (see Fig. 2) grouped by year.



Fig. 5. Transistor-level description of the OPAMP model take from [6], a set of AMS benchmark circuits for comparing fault-related techniques.

remains low and constant, indicating that the community working in this area is small and not expanding.

### III. BACKGROUND AND STATE OF THE ART

This section presents the definitions related to analog defects/faults, and basic knowledge of the different classes of possible defect models. It starts by defining a list of terms used throughout the survey.

- 1) *Defect:* Unwanted physical change in a circuit element or connection between circuit elements that are not within fabrication specifications for the circuit element or connection.
- Fault: A model of faulty behavior at a functional level higher than circuit elements, e.g., an unresponsive inverter output, a drain/source short, and a transistor stuck on/off.
- 3) Failure Mode: Deviant behavior of a subsystem that may cause the system to fail to execute its intended function, e.g., an operational amplifier (OPAMP) output that oscillates or that has a voltage or current offset deviating unacceptably from the fault-free behavior.
- 4) *Defect Coverage:* Percentage of defects detected during the defect injection campaign.

These terms are used in the context of transistor-level circuit realization. Then, starting from the circuit schema by applying the synthesis process, the transistor-level layout can be obtained. An example of transistor-level circuit realization for an OPAMP circuit is shown in Fig. 5. The defect modeling techniques usually work at this abstraction level, not at the layout level. Instead, when it is necessary to model short and open defects in the interconnections, it is required to combine information from the layout level to annotate the transistor-level schematics correctly.



Fig. 6. MOS cross section with oxide trapped charges and interface traps.



Fig. 7. Locations of possible analog defects of a transistor-level description of an inverter.

#### A. Analog Defect Models

According to the definition of IEEE P2427 draft standard [4], a defect is considered as an unexpected change in the physical structure of a circuit. The difference inside the physical structure affects the function of a subsystem that can produce faulty behaviors. While a fault in the circuit is an unexpected variation in a circuit module that has a performance specification. Such defects described in this section are designed to replicate real defects that occur in a real circuit so that they can be simulated. Stuck-on/off are known to occur in a MOSFET caused by excess trapped charge in the gate oxide or excess interface states [17]. As illustrated in Fig. 6. trapped charges, marked in red "o," are fixed positive charges which are trapped in the gate oxide and have a primary effect of shifting the threshold-voltage. Interface traps, represented with red "x," are parasitic states which can capture and release minority carriers. These carriers are normally intended to populate the channel but remain blocked in the



Fig. 8. Simulation performance/accuracy of different modeling techniques.



Fig. 9. Categories in which the selected articles are subdivided in this survey. Each technique is explained in detail into Section IV.

trap and can not participate in the current conduction in the channel anymore.

Soft and hard defects are the two types of defects that can happen in analog circuits. Fig. 7 proposes the locations of possible analog defects of a transistor-level description of an inverter circuit [1]. For transistor-level models, there is a broad agreement in the industry on the common hard defects in the analog device-level models<sup>1</sup>: transistor, resistors, capacitors, and interconnections. While the situation is more complex relative to soft or parametric defects. Soft defects are also referred to as parametric defects. The random and systemic process variations in analog circuits cause parametric values, such as capacitance and resistance changes [18], [19], [20]. The hard defects comprise open and short circuits between the connections of the device-level models that change the topology of the circuit. Hard defects are further divided into various categories depending on their impact on the primary current path between the drain and source in MOS transistors.

- Hard defects can create a permanent direct or indirect conductive path between the drain and the source. The direct path defect is referred to as drain-source short, and the indirect path defect is referred to as drain-gate short.
- 2) Hard defect can also prevent the direct or indirect flow of current between the drain and source. The defect that causes direct prevention of current is defined as drain open or source open, and the defect that causes indirect prevention of current is defined as gate-source short or gate-body short.
- Hard defect can also result in loss of control of the state of the transistor, which is referred to as an open gate.

These defects are injected by various techniques that will be described in Section IV. These defects are usually injected into a netlist generally described at the transistor level (see Fig. 5 for a transistor-level representation). A netlist can also be described by other languages, e.g., HDLs with an equivalent behavior but abstracted. Fig. 8 shows the balance between simulation performance and accuracy that can be achieved by exploiting different modeling techniques. For example, the family of SPICE languages allows for greater accuracy but requires more time to accomplish simulations, while a functional simulation requires less computational time because the simulated model is less accurate.

## IV. ANALOG FAULT INJECTION AND SIMULATION TECHNIQUES

This section presents all the articles selected from the literature to be included in this systematic survey. The complete list of articles included in the survey is presented in Table II ordered by publication year with a brief description. The survey includes 79 articles retrieved by following the PRISMA methodology described in Section II. Fig. 9 describes the main categories in which the selected articles are subdivided and presented in the following sections. Furthermore, the principal tools used to inject defects in the transistor-level models and speed up the simulation are shown. The categories selected to group all selected articles enable covering all types of simulation techniques that exist for simulating faults caused by defects placed inside a netlist. These categories include standard transient fault simulation, DC fault simulation, concurrent fault simulation, and so forth. Again, this classification is just one of many that could be used to partition articles related to this topic. It was inspired by the commonalities between the articles selected for the survey. There are other categories included in this survey, like using random sampling to reduce the number of possible defects to be simulated or differentiating between the circuit types to which the defects can be applied.

## A. Transient Fault Simulation

In analog circuits, usually, defects are injected at the transistor level and simulated with SPICE-based simulators. SPICE-based simulation is time-consuming because it allows accurate simulations of transistor-level models. Consequently, the overall simulation time is considerably increased, and furthermore, the reliability of each simulation of a faulty circuit is often low due to convergence issues of the solver. A common problem encountered with transistor-level defect injection is that the defect parameter value required to model the defect is unknown. This value is referred to as the parameter value of a defect, and its value should correspond to the typical parameter

<sup>&</sup>lt;sup>1</sup>The device-level models refer to physical devices usually modeled by a SPICE primitive, e.g., transistors, resistors, capacitors, and diodes.

COMPLETE LIST OF ARTICLES INCLUDED IN THE SURVEY RELATED TO ANALOG DEFECT INJECTION AND FAULT SIMULATION

| Year | Ref. | Brief description                                   | Year | Ref. | Brief description                                  |
|------|------|-----------------------------------------------------|------|------|----------------------------------------------------|
| 2000 | [21] | Concurrent fault simulation/fault grouping          | 2011 | [22] | Fault modeling and simulation                      |
| 2000 | [23] | Parametric fault simulation                         | 2011 | [24] | Efficient time-domain simulation                   |
| 2000 | [25] | Fault equivalence                                   | 2011 | [26] | Fault sensitivity analysis                         |
| 2000 | [27] | Parametric variation                                | 2011 | [28] | Fault sensitivity analysis                         |
| 2001 | [29] | Behavioral level simulation                         | 2012 | [30] | Fast fault simulation                              |
| 2001 | [31] | Behavioral level simulation                         | 2012 | [32] | Layout level defect injection                      |
| 2001 | [33] | Fault sensitivity analysis                          | 2012 | [34] | Inductive Fault analysis                           |
| 2001 | [35] | High-level fault simulation                         | 2013 | [36] | Numerical-based method                             |
| 2001 | [37] | Parallel fault simulation                           | 2013 | [38] | Inductive fault analysis                           |
| 2002 | [39] | Tool for fault simulation                           | 2013 | [40] | High-level fault simulation                        |
| 2002 | [9]  | Behavioral level simulation                         | 2014 | [41] | Fault list compression technique                   |
| 2002 | [42] | Multi-level hierarchical analogue fault simulation  | 2014 | [43] | Practical random sampling                          |
| 2003 | [44] | Fast fault simulation for nonlinear analog circuits | 2014 | [45] | Impedance calculation                              |
| 2003 | [46] | Fault equivalence                                   | 2014 | [47] | Monte Carlo simulation & parametric fault modeling |
| 2003 | [48] | Fault grouping                                      | 2014 | [10] | Monte Carlo simulation                             |
| 2003 | [49] | Fault sensitivity analysis                          | 2015 | [50] | Test point selection                               |
| 2003 | [51] | Concurrent transient fault simulation               | 2015 | [52] | Random sampling                                    |
| 2004 | [53] | Behavioral level simulation                         | 2015 | [54] | Fault list compression technique                   |
| 2004 | [7]  | Concurrent analogue fault simulation                | 2015 | [55] | High-level fault simulation                        |
| 2004 | [56] | Mixed-mode fault simulation                         | 2016 | [57] | Fast time-domain simulation                        |
| 2004 | [58] | Behavioral level simulation                         | 2016 | [59] | Test reduction                                     |
| 2005 | [60] | Fault list compression technique                    | 2016 | [61] | Parallel Simulation                                |
| 2005 | [62] | Automatic bottom-up behavioral modeling tool        | 2016 | [63] | Likelihood-weighted random sampling                |
| 2006 | [64] | Efficient DC fault simulation                       | 2016 | [65] | Fault grouping                                     |
| 2006 | [66] | VHDL fault injection                                | 2017 | [67] | Signal flow graph based fault simulation           |
| 2006 | [68] | Threshold-based simulation accuracy                 | 2017 | [69] | Parallel simulation                                |
| 2007 | [70] | Fault grouping                                      | 2017 | [71] | Abstraction methodology                            |
| 2007 | [72] | Fault injection                                     | 2018 | [73] | Dynamic fault injection                            |
| 2007 | [74] | Behavioral level fault injection                    | 2018 | [75] | Fault Sensitivity Analysis                         |
| 2008 | [76] | Macro-model based injection                         | 2018 | [77] | Macro modeling of analog components                |
| 2008 | [78] | Behavioral level fault simulation                   | 2018 | [79] | Simulation at high abstraction level               |
| 2008 | [80] | Systematic method                                   | 2018 | [81] | Random sampling                                    |
| 2009 | [82] | Mixed-mode fault simulation                         | 2019 | [2]  | Likelihood-weighted random sampling of defects     |
| 2009 | [83] | Test point selection                                | 2019 | [84] | Industrial Analog fault simulator                  |
| 2010 | [85] | Analog fault injection and simulation interface     | 2019 | [86] | Fault classification using DC operating point      |
| 2010 | [87] | High level fault simulation                         | 2019 | [88] | Likelihood-weighted random sampling                |
| 2010 | [89] | Behavioral modeling and simulation                  | 2020 | [90] | Importance of analog fault simulation              |
| 2010 | [91] | Mixed-mode fault simulation                         | 2021 | [8]  | Predictive fault grouping using AC analysis        |
| 2011 | [92] | Fault equivalence                                   | 2021 | [93] | Open source framework for fault injection          |
| 2011 | [11] | Fault sensitivity analysis                          |      |      |                                                    |

value of a defect. In the literature, many authors proposed different values for the injection. The IEEE P2427 draft standard provides hints about the range of values suitables to model the parameter value for short, generally between a few milliohms and 20 k, and for open between several megaohms and infinity. Unfortunately, these ranges of values are too broad and in practice, extremely time-consuming to handle with mere brute-force simulation.

The time-domain algorithm for fault simulation work in two iterative shells. One is the outer iteration that steps through the time instants, such as  $t_{n+1} = t_n + h_n$ , n = 0, 1, etc. The second iterator steps through the instants  $t_{n+1}$  inside the outer iterator to solve the nonlinear equation by applying the Newton–Raphson (NR) method. A nonlinear circuit equation is solved in each iteration of the NR method. A linear system is solved in each NR iteration with lower–upper (LU) factorization [24]. In [44], a new method for transient fault simulation for nonlinear analog circuits has been presented. An operational amplifier and an active band-pass filter were selected as test cases. Resistive bridge defects were chosen in this article as structural kinds of defects. In this technique, the speed of fault simulation is measured in terms of simulation latency. Simulation latency means computational redundancy, e.g., avoiding the repetition of unnecessary specific operations in the simulator. Another approach has been proposed in [57] for fast-time domain simulation. In this work, fast simulation can be carried out by combining different techniques (hierarchical simulation, on-the-fly-decrease of the list of defects, prediction of neighboring problems by implicit sensitivity) together with the enhancement of hierarchical modeling using extra ports.

## B. Fault Simulation Using High-Level Models

The fault simulation can be performed by using high-level models. Different techniques are proposed in the literature and exploit behavioral level fault simulation or a hybrid multilevel fault simulation.

1) Behavioral Level Analog Fault Simulation: Fault simulation and injection can be performed at a high level, as described in [40]. Applying behavioral models is one of the methods proposed in the literature to increase fault simulation speed. These behavioral models can be a set of equations relating inputs and outputs or can be several lines of microcode. Verilog-A, Verilog-AMS, VHDL-A, VHDL-AMS, and System-C are behavioral modeling languages used for accomplishing this task. VHDL-AMS simulators are powerful at a higher level and can make the modeling of analog or mixed signals easier, speeding up the simulation time. Behavioral modeling [58] and simulation of failure modes in analog blocks are possible. However, it also involves a comprehensive analysis of the possible faults that mimic the behavior of a defect. While such behavioral modeling is possible using SPICE macro-models, described with VHDL-AMS, or other analog hardware description languages. These techniques are possibly best if used in multilevel fault simulations. The idea of modeling faults at the behavioral level has been discussed in [9], [29], [31], [35], [53], [62], [66], [74], [78], [82], [89], and [91] to speed up the fault simulation process.

2) Multilevel/Mixed-Mode Analog Fault Simulation: Fault simulation can be speed-up by using multilevel hierarchical analog fault simulation techniques. In multilevel fault simulations, defects can be modeled at the transistor level, whereas fault-free parts of the circuit can be modeled at the behavioral level. In some articles, the multilevel fault simulation is referred to as mixed-mode simulation. Multilevel hierarchical analog fault simulation refers to the use of behavioral models for components defined at the transistor level, defect injection at various abstraction levels, and hierarchical handling of all different definitions of circuit components and defects during the process of fault simulation. Multilevel hierarchical analog fault simulation is a valuable method for dealing with the complexities of analog circuits and producing test signals with high defect coverage [82]. The simulation time can be decreased by using behavioral models for some components of the circuit. Behavioral models have a small number of variables, and the systems of equations representing the circuit's behavior have less computational complexity [42]. In multilevel fault simulation, the defects can be modeled at the transistor level, while the fault-free parts of the circuit can be modeled at the behavioral level to improve the overall speed of fault simulation [82]. The primary drawback of this technique is that defects in a circuit can take other parts of a circuit out of their normal operating regions. A similar technique is explained in [91], with the difference that defects are modeled at the behavioral level through the Verilog-AMS language while the circuit remains described at the transistor level.

## C. Fault Simulation Using Fault Grouping/Equivalence

Fault grouping is another direction in which research has been conducted in the past decade to reduce the entire computation time required to perform a defect injection campaign. Grouping of faults can be performed using both transient simulations as well as frequency simulations. Fig. 10 shows the general flow used in different fault grouping techniques to



Fig. 10. Overview of different fault grouping techniques.

reduce the amount of defects to simulate. The details for the most relevant grouping techniques are shown in the following sections.

1) Fault Grouping Using Transient Simulation: The primary objective of fault grouping is to subdivide faults into groups [70]. Grouping can be performed by using different strategies related to the simulation method. Various authors have proposed several algorithms for grouping faults [21], [25], [34], [41], [46], [48], [54], [60], [65], [92]. The ultimate goal of grouping is to reduce the number of faults that must be simulated by creating clusters of similar/related faults and simulating just one representative fault for each cluster. Fault grouping can be performed in both transients as well as frequency domains. A dynamic fault grouping method to improve the concurrent fault simulation was presented in [21]. This algorithm is also applicable to nonlinear circuits. The primary aim of this article was to reduce the computational cost of fault simulation. In this work, faults were grouped dynamically at every time step. After the grouping, faults presented in every group can be simulated parallel simultaneously. Every group had different time steps, but faults in each group had the same time step. Another approach for fault grouping was introduced in [65]. In this method, hierarchical clustering has been proposed for fault grouping. This method was presented for grouping faults at the component level. One drawback of the proposed work was that by adopting this technique for every fault present in the group, circuits need to be simulated once for every fault, which is time-consuming.

In [41], a fault list compression using the stratified fault grouping technique has been proposed. This approach used stratified fault grouping for the identification of representative faults. This technique can reduce the number of randomly selected defects needed to achieve a target confidence interval. This method is generic and independent of the fault models used and can be applied to more complex fault models. In [34], the clustering algorithm and external cluster validation techniques are applied to obtain an optimal number of fault groups. However, these techniques are based on the knowledge that requires additional data observation before applying cluster methods. In [65], a fault grouping technique is proposed to counter the problem in cluster analysis techniques proposed in [34]. It considers component failures as waveforms and does not require prior knowledge. At the circuit level, only one defect is selected from each fault group for simulation-based verification. There are two primary advantages of using this method: the first is simulations of only representative defects, while the second is the minimization of the uncertainty of missing out on safety-critical defects.

Digital circuits have efficient and cost-effective solutions for structural testing in the presence of faults. Testing of digital circuits is different from analog/mixed-signal (AMS) circuits because we also need to look at the parametric deviation of circuits and the presence of continuous signals. In [92], fault simulation based on fault equivalence has been presented for AMS circuits. Using this methodology, the total number of transistors stuck-off and stuck-on defects required for simulation decreases to 31% for analog transistors in the mixed-signal circuit, while the analog only comprises 32% of all the transistors, consequently, the total reduction is about 69% of 32%, which is only 20%. This proposed technique was a good contribution to organize a fault simulation test production in mixed-signal circuits. In [54], another fault list compression technique was explained for the structural testing of AMS circuits. In [46], fault equivalence concept was applied to diagnose the fault in linear circuits. This approach was proposed to provide a systematic approach to diagnosing analog faults.

2) Fault Grouping Using AC Analysis: Fault simulation using transient simulations is time-consuming. To overcome the problems of transient analysis in [8] and [86], frequencybased analysis techniques have been proposed to reduce the simulation speed of analog defects. Sanyal et al. [86] presented a fault clustering technique combining faulty DC operating point (OP) and frequency domain analysis. That technique requires N transient simulations (i.e., one for each injected defect), and then, at each OP, they perform an AC analysis. Another fault clustering technique was proposed in [86]. In this work, a different analysis was presented by combining frequency domain and faulty DC OP. Specifically, to perform the clustering each time the defect is injected, N transient simulations are required, and then at each OP, an AC simulation is performed. Recently, a predictive fault grouping using faulty AC matrices was proposed in [8]. In this work, two grouping methods were presented: the first based on AC-based grouping, and the second based on circle-based grouping. The AC grouping feature vector uses the S-parameters [94], while the circle-based grouping feature vector was obtained from the fault circles.

## D. Concurrent and Parallel Fault Simulation

The fault simulation of analog circuits is more challenging as compared to the fault simulation of digital circuits. Only information associated with a part of the circuit where faults are propagated is utilized in the simulation of digital circuits. While the simulation of analog circuits impacts the current and voltage levels across all the branches and circuit nodes. Concurrent [51] and parallel fault simulation [37] are considered efficient tools for fault simulation for digital circuits. Nevertheless, fault simulation in analog circuits is often achieved by repeating the process of injecting the defects systematically, requiring to consume a lot of time. As a result, concurrent analog fault simulation techniques have created a new application field in the analog domain [7]. Performing a series of sequential transient simulations is a standard fault simulation method. The different runs are usually not related to the information acquired from the previous runs. A parallel transient simulation method is proposed in [95] to significantly reduce the simulation time by simultaneously simulating many defects with a transient analysis. This technique also provides better performance because the simulation allows the reuse of some results and structures which are obtained from the previous runs [30], [43]. In another paper [51], an efficient fault simulation method has been proposed to simulate defects with a DC and transient simulation simultaneously. The division of the fault groups is dynamic depending on their impact on transient response. The complexity is reduced using novel techniques, including state prediction. RFM computation, and fault ordering. Outcomes of corresponding fault-free and faulty circuits are shared during the simulation process to speed up the simulation. Consequently, sharing outcomes from one fault helps to simplify the next one. A parallel paradigm-based approach has been discussed in [69] for automating fault simulation in analog circuits. The key concept was to use several computational resources for the simulation of defects in parallel. Schneider and Wunderlich [61] also proposed a parallelization approach to achieve high throughput for a series of transistor-level fault simulations.

## E. Monte Carlo Simulation

Monte Carlo [10] is one of the most widely used methods to model parametric variations based on random combinations of values that are selected within the range of each parameter. However, the repetitive random sampling process is required for each defect to acquire more accurate results on the behavior of a circuit. This phenomenon makes the Monte Carlo method very expensive in terms of processing time [23], [63]. Behavioral modeling and inductive fault analysis can be applied to enhance the processing time of the simulation. The Monte Carlo simulations require a lot of time. Nevertheless, there are works, unrelated to the analog domain, that propose sampling techniques that aim to overcome this problem as explained in [96] and [97]. These sampling techniques are easier to implement with respect to the others. Stratigopoulos and Sunter [10], [47] made a reasonable effort to reduce the simulation time of the Monte Carlo technique. The Monte Carlo methods usually generate a large number of samples of predictable manufacturing deviations in a circuit and then only simulate those samples that are most likely to generate failing or marginally passing circuits. Hence, most of the time needed to assess the defect parameter value distribution is spent in the Monte Carlo simulations. Generally, analog designers spend much time with these types of simulations. In the absence of known distribution of the defect parameter value, a uniform distribution is used to inject the defects. The main shortcoming of this technique is the



Fig. 11. Fault sensitivity analysis overview (see [26]). (a) Calculation of the results at every time point. (b) Calculation of results only on selected test points.

possibility of generating an unlimited number of parameter variation combinations.

#### F. Inductive Fault Analysis

Fault simulation speed can be reduced by reducing the number of defects to be simulated by using inductive fault analysis [34], reducing the simulation complexity by behavioral modeling, and reducing the equation set-up time by using the cache mechanism [35]. An efficient flow approach has been proposed in [38], and the method is demonstrated to be valid for a large-scale industrial analog circuit. The primary contribution of this work was the automatic extraction of possible defect locations, computing the likelihood [52], [63] of each defect, and calculating the defect coverage of the circuit test list. The test list can be optimized by analyzing the simulation results and keeping only those defects that allow for achieving the highest coverage. Selecting defects to simulate based on their probability of occurring can reduce their number but still abide by a given confidence interval of the test coverage estimate. The main idea is to organize the simulation results so that the previous faulty circuit's solution can be a good starting point for simulating the next faulty circuit. For all the faulty and the good circuits that have similar behaviors, a one-step NR iteration is performed to create a good ordering.

## G. Fault Sensitivity Analysis

FSA is a technique for the efficient simulation of analog defects without affecting the simulation accuracy of nonlinear circuits while performing transient analysis [11], [28], [33], [49], [75]. This methodology can speed up the simulation process by two orders of magnitude for each defect. In [26], defects are injected only for a specific duration to reduce the overall simulation time, as shown in Fig. 11. Time points are shown in the (a) part of the figure for fault simulation of a priority chosen conductance bridge. A large number of time points are used to execute the standard transient simulation. Meanwhile, the number of time points with test measurements is low, as shown in the (b) part of the figure. The aim is to compute the outcome of the faulty circuit only at the measurement time points.

## H. DC Fault Simulation

A method for the efficient DC fault simulation of nonlinear analog circuits was presented in [64]. This technique's main focus was reducing the NR iterations for the faulty circuit through two distinct methods. The first method aims at reducing the number of NR iterations to one for the faulty circuit and using the approximate solution for detecting faults. Instead, the second method proposes to reduce the number of NR iterations by exploiting the fault ordering technique. The idea is to sort the faults by the closeness of the approximate solutions derived from the one-step relaxation method. In this way, the previous faulty response is used as a good starting point for the next faulty circuit. In [36], an approach for fault analysis of the DC domain has been presented that reduces the number of required simulations. In the initial step, nonlinear equations are solved during DC simulation. It can be done by solving nonlinear equations using the NR method. The resulting system is solved, which consists of linear equations. The number of simulations required to determine the resistance between arbitrary nodes of a circuit is decreased by using the numerical technique of DC fault analysis proposed in this study. The total simulation time for the selected faults can be reduced by using many CPUs in parallel. In this work, the main focus is on reducing the simulation time of specific defects. One strong point of this method, which uses DC simulation, is that it is also applicable to nonlinear circuits.

#### I. Other Simulation Methods

There are other methods in the literature regarding defect injection and simulation of analog circuits. Fraccaroli et al. [71], [79] proposed different methodologies to speed up the simulation process by simulating functional level models. Another method proposed in [98], uses graph techniques applied to partition the circuit into independent subcircuits. The performance of fault simulation on subcircuits is expected to be more time efficient than simulating the complete circuit at once. A novel approach has been presented in [23] for test vector generation and parametric fault simulation. The statistical models of the faulty circuit and fault-free circuits are generated based on the sensitivity and the process information of the principal components of a circuit. In [80], an effective technique for the simulation of multiple catastrophic defects, either open circuits or short circuits for AC simulation is proposed. The technique uses the well-known Householder formula from matrix theory to determine node voltage discrepancies caused by changes in certain circuit components. This article's major contribution is to provide a systematic method for simulating various combinations of catastrophic defects.

#### J. Commercial Tools for Defect Injection and Simulation

In literature, some articles describe tools for automatic fault injection and simulation [39], [88]. Cadence has introduced Legato Reliability Solution to support analog defect simulation. The tool offers various options to designers to accelerate the defect simulation and allows for exploring systems testability [84]. In [93], an open-source tool that can be used for

 TABLE III

 SUBDIVISION OF THE SELECTED ARTICLES IN MACRO-CATEGORIES RELATED TO FAULT SIMULATION TECHNIQUES

| Technique                                | Reference papers                                                                                                      |
|------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|
| Fault simulation using high-level models | [9], [53], [91], [29], [62], [89], [82], [35], [31], [58], [66], [74], [78], [40], [87], [55], [42], [82], [91], [56] |
| Fault simulation using fault grouping    | [70], [21], [48], [46], [54], [92], [65], [41], [86], [8], [25], [60]                                                 |
| Concurrent and parallel fault simulation | [7], [51], [69], [61], [37], [51], [30]                                                                               |
| Fault sensitivity analysis               | [11], [75], [33], [49], [26], [28]                                                                                    |
| Monte Carlo simulation                   | [10], [47], [22]                                                                                                      |
| DC fault simulation                      | [64], [36], [68], [45]                                                                                                |
| Transient fault simulation               | [57], [44], [24]                                                                                                      |
| Inductive fault analysis                 | [34], [38]                                                                                                            |

transistor-level defect injection has been proposed. The impact of user-defined, open, short, and extreme variation defects modeled within schematic netlist or layout-extracted can be measured in Tessent DefectSim by Siemens electronic design automation (EDA) [99]. Tessent DefectSim first it randomly selects defects to inject. In [85], an interface for analog defect injection and simulation based on Saber has been discussed.

Sunter [2] proposed a flow for more efficient simulation of defects, consistent with IEEE P2427 draft standard. A MATLAB/Simulink-based framework for fault simulation of linear analog circuits has been proposed in [67]. The simulation started by identifying the type of defect and then constructing a signal flow graph (SFG) of the corresponding faulty circuit. In [32], another framework, SLIDER, has been proposed for injecting and simulating layout-level defects.

#### V. RESEARCH/TOOLING GAPS AND FUTURE DIRECTIONS

We have presented several state-of-the-art techniques for injecting and simulating transistor-level defects. In this section, we describe the limitations that those techniques encounter to be effectively used. We also describe the possible links between those techniques and new approaches in this research field. Defect injection techniques are mainly characterized by two aspects: 1) which defect model they inject and 2) the location where it is injected inside the device under test (DUT). The defect models represent an unwanted physical change in a circuit element or connection that is not within fabrication requirements. Unfortunately, there are several ways of modeling a defect's physical behaviors, which has led to the definition of different modeling techniques. Furthermore, each defect model can be injected into several locations of the DUT. Simulating all of them is infeasible given the number of defects that need to be injected based on the combination of those two dimensions (i.e., defect model and location). A designer must find a meaningful subset of all possible defects that allows computing fault diagnostic metrics properly and in the shortest possible time. Without standard guidelines on how to model defects, choose defect locations, and perform defect selection, each designer is bound to use useror company-defined techniques and metrics. The first attempt to standardize analog defect models for the different components of SPICE-based languages is the IEEE P2427 draft standard [4], currently under final revision. Some works have been proposed to generalize the analog defect models by defining them at the behavioral level with the Verilog-A language [91]. These behavioral fault models are injected directly into transistor-level descriptions by using preprocessor commands. Consequently, this approach is challenging to apply but can be the first work that tries to define generic defect templates suitable for different simulators.

Table III summarizes the different articles included in the survey subdivided into macro categories. Some specific categories report more publications in the last years (see Table II for the complete list ordered by year). For example, techniques that perform fault grouping or behavioral modeling are the most present in the latest articles published in this area. On the contrary, some specific approaches are outdated and not followed anymore, e.g., Monte Carlo simulation-based approaches. The table presents only the articles related to fault simulation techniques and not the tools for simulating transistor-level descriptions with defects injected, so the total number of articles included in Table III is less than the total number of articles included in the survey Table II. All the techniques listed in Table III aim to reduce the overall simulation time required to perform a complete defect injection campaign based on the defect universe. These techniques can be subdivided into three groups, those techniques that 1) try to reduce the simulation time required to simulate one defect at a time; 2) try to reduce the total number of defects to be simulated; and 3) combine both the previous techniques. Performing a global defect injection campaign for a DUT has become a time-consuming task due to the ever-increasing size of analog circuits. These techniques are usually bound to (or developed for) a specific simulator, which heavily hinders the efforts of both industry and academia to improve them. The trend is to move away from the continuous-time models of computation and explore instead discrete-time or eventdriven ones. However, this transition requires generating new abstract models, starting from the original SPICE descriptions. Consequently, many works in literature are related to techniques that try to reduce the overall number of defects to be simulated by relying on the equivalence of the fault behaviors or using abstracted behavioral-level models. Another criticality of some techniques is related to the probability distribution of the defects used to compute the appropriate set of defects to be injected, e.g., likelihood-based techniques. To improve these, techniques are needed to automatically relate the design layout of integrated circuits (ICs) with these probability distributions



Fig. 12. Comparison between the different fault simulation techniques using different criteria: the ability to reduce the number of defects, fault injection throughput, ability to generate abstract defect models, structural simplification, convergence stability, reuse of partial results, and support AMS simulation. The score is related to different criteria used to evaluate the different simulation techniques, and it goes from zero to five, where zero means that the corresponding technique does not meet the required capabilities, while five means that the technique can efficiently implement the required capabilities.

associated with the faults to define appropriate metrics of each fault.

#### A. Comparison Between Simulation Techniques

Fig. 12 compares the fault simulation techniques presented in the survey based on different criteria. The criteria used to create the comparison are as follows.

- 1) Ability to Reduce the Number of Defects to Simulate: The overall number of defects included in the fault injection campaign.
- 2) Fault Injection Throughput Per Unit Time: The time required to perform the fault injection campaign.
- 3) Ability to Generate Abstract Defect Models: Identification of failure modes.
- 4) *Structural Simplification:* Ability to replace peripheral blocks with abstract representations.
- 5) *Convergence Stability:* Risk of nonconvergence of the simulation.
- 6) *Reuse of Partial Results:* The ability to reuse previous solutions to increase the solver efficiency.
- 7) *AMS Simulation Support:* The ability to support mixed analog–digital simulations.

These metrics make it possible to highlight the key technical characteristics of each simulation technique proposed in Table III. Each metric has an associated score ranging from zero to five. A score of zero means that the considered technique does not meet the corresponding capabilities, while a score of five means that the technique can efficiently implement the corresponding capabilities. For example, the techniques that perform fault simulation by exploiting fault grouping have associated a score of 5 in the metric ability to reduce the number of defects to simulate because none of the other techniques have similar technical characteristics. While for example, simulation using fault sensitivity analysis techniques is associated with a score of 1 in the metric AMS simulation support because its technical capabilities to support co-simulation of the analog and digital part is less supported. A possible research direction to reduce the number of defects to simulate is combining layout-level descriptions with transistor-level descriptions to annotate the latter automatically. By exploiting this concept should be possible to inject and simulate only the defects that are reasonably likely contained in the defect universe as specified in the IEEE P2427 draft standard. Also, the work in [18] showed that simulating only the most likely one can still result in too many defects to simulate for an industrial circuit. Another possible research direction is moving to event-driven simulations, that is, simulations based on discrete-time events in the analog domain. Generally, when people speak about reduced models, they think about real number models (RNMs), which are models based on simple resolution functions. A resolution function makes some assumptions about the circuit, and then when a fault violates, it is easy to identify with checkers. The problem is that these techniques do not allow defects on the interfaces to be modeled, and consequently, only a reduced subset of defects can be described. Recently, the technique attracting the most interest exploits SystemVerilog models refined by a novel proposal, defining linear elements and a resolved, bidirectional signal type called EEnet resolution function proposed by Cadence [100].

#### VI. CONCLUSION

Analog defect injection and fault simulation techniques are EDA methodologies used to compute the diagnostic coverage of analog circuits to increase the functional safety of IC. These topics are interesting for researchers because there remain many research gaps and a lack of standard specifications. Defect simulation in large IC is time-consuming and challenging for the designers because it requires prior knowledge of the design layout, the probability distribution of the defects, and the defect models to be injected. This survey presents a complete literature review of defect injection and simulation techniques used in the analog domain. Moreover, the criticality and limitations of the different techniques grouped in macro-categories are discussed. Finally, the evolution trends of this research field are presented and related with some suggestions based on the author's knowledge in this field.

#### REFERENCES

- A. Nardi, S. Camdzic, A. Armato, and F. Lertora, "Design-for-safety for automotive IC design: Challenges and opportunities," in *Proc. IEEE Custom Integr. Circuits Conf. (CICC)*, Apr. 2019, pp. 1–8.
- [2] S. Sunter, "Efficient analog defect simulation," in Proc. IEEE Int. Test Conf. (ITC), Nov. 2019, pp. 1–10.
- [3] Road Vehicles-Functional Safety, ISO, London, U.K., 2011.
- [4] "IEEE-SA standards board P2427/D0.13 draft standard for analog defect modeling and coverage." 2019. [Online]. Available: https:// standards.ieee.org/project/2427.html
- [5] C. Di and J. A. G. Jess, "An efficient CMOS bridging fault simulator: With SPICE accuracy," *IEEE Trans. Comput.-Aided Design Integr. Circuits Syst.*, vol. 15, no. 9, pp. 1071–1080, Sep. 1996.
- [6] S. Sunter and P. Sarson, "A/MS benchmark circuits for comparing fault simulation, DFT, and test generation methods," in *Proc. IEEE Int. Test Conf. (ITC)*, Oct. 2017, pp. 1–7.
- [7] V. B. Litovski, I. V. Litovski, and M. Zwoliński, "Concurrent analogue fault simulation, the equation formulation aspect," *Int. J. Circuit Theory Appl.*, vol. 32, no. 6, pp. 487–507, 2004.
- [8] N. Dall'Ora, S. Azam, E. Fraccaroli, A. Alberts, and F. Fummi, "Predictive fault grouping based on faulty AC matrices," in *Proc.* 24th Int. Symp. Design Diagnost. Electron. Circuits Syst. (DDECS), Apr. 2021, pp. 11–16.
- [9] P. R. Wilson, Y. Kilic, J. N. Ross, M. Zwolinski, and A. D. Brown, "Behavioural modelling of operational amplifier faults using VHDL-AMS," in *Proc. Design, Autom. Test Europe Conf. Exhibition*, 2002, p. 1133.
- [10] H.-G. Stratigopoulos and S. Sunter, "Efficient Monte Carlo-based analog parametric fault modelling," in *Proc. IEEE 32nd VLSI Test Symp.* (VTS), Apr. 2014, pp. 1–6.
- [11] A. Maheshwari, I. Koren, and N. Burleson, "Techniques for transient fault sensitivity analysis and reduction in VLSI circuits," in *Proc. 18th IEEE Symp. Defect Fault Tolerance VLSI Syst.*, 2003, pp. 597–604.
- [12] X. F. Gao, J. J. Liou, J. Bernier, G. Croft, and A. Ortiz-Conde, "Implementation of a comprehensive and robust MOSFET model in cadence SPICE for ESD applications," *IEEE Trans. Comput.-Aided Design Integr. Circuits Syst.*, vol. 21, no. 12, pp. 1497–1502, Dec. 2002.
- [13] M. Eslami, B. Ghavami, M. Raji, and A. Mahani, "A survey on fault injection methods of digital integrated circuits," *Integration*, vol. 71, pp. 154–163, Mar. 2020.
- [14] D. Binu and B. Kariyappa, "A survey on fault diagnosis of analog circuits: Taxonomy and state of the art," *AEU Int. J. Electron. Commun.*, vol. 73, pp. 68–83, Mar. 2017.
- [15] M. Ouzzani, H. Hammady, Z. Fedorowicz, and A. Elmagarmid, "Rayyan—A Web and mobile app for systematic reviews," *Syst. Rev.*, vol. 5, no. 1, p. 210, Dec. 2016.
- [16] D. Moher, A. Liberati, J. Tetzlaff, and D. G. Altman, "Preferred reporting items for systematic reviews and meta-analyses: The PRISMA statement," *Int. J. Surg.*, vol. 8, no. 5, pp. 336–341, 2010.
- [17] I. S. Esqueda and H. J. Barnaby, "A defect-based compact modeling approach for the reliability of CMOS devices and integrated circuits," *Solid-State Electron.*, vol. 91, pp. 81–86, Jan. 2014.
- [18] E. Yilmaz, A. Meixner, and S. Ozev, "An industrial case study of analog fault modeling," in *Proc. 29th VLSI Test Symp.*, May 2011, pp. 178–183.
- [19] R. Bhattacharya and S. Kumar, "A new approach for modeling parametric faults in linear analog VLSI circuits," in *Proc. 6th Int. Conf. Comput. Devices Commun. (CODEC)*, 2015, pp. 1–4.
- [20] K. Huang, H.-G. Stratigopoulosy, and S. Miry, "Fault modeling and diagnosis for nanometric analog circuits," in *Proc. IEEE Int. Test Conf.* (*ITC*), Sep. 2013, pp. 1–10.

- [21] J. Hou and A. Chatterjee, "Analog transient concurrent fault simulation with dynamic fault grouping," in *Proc. Int. Conf. Comput. Design*, 2000, pp. 35–41.
- [22] G. S. Radhakrishnan and S. Ozev, "Adaptive modeling of analog/RF circuits for efficient fault response evaluation," *J. Electron. Test.*, vol. 27, no. 4, pp. 465–476, Apr. 2011.
- [23] K. Saab, N. Ben-Hamida, and B. Kaminska, "Parametric fault simulation and test vector generation," in *Proc. Design, Autom. Test Europe Conf. Exhibition*, 2000, pp. 650–656.
- [24] J. A. S. Augusto, "Efficient time domain analogue fault simulation targeting nonlinear circuits," in *Proc. 20th Eur. Conf. Circuit Theory Design (ECCTD)*, Aug. 2011, pp. 53–56.
- [25] M. Worsman, M. W. T. Wong, and Y. Lee, "Analog circuit equivalent faults in the D.C. domain," in *Proc. 9th Asian Test Symp.*, 2000, pp. 84–89.
- [26] B. Kruseman et al., "Defect oriented testing for analog/mixed-signal devices," in *Proc. IEEE Int. Test Conf.*, Sep. 2011, pp. 1–10.
- [27] A. Khouas and A. Derieux, "Fault simulation for analog circuits under parameter variations," *J. Electron. Test.*, vol. 16, no. 3, pp. 269–278, 2000.
- [28] H. Hashempour et al., "Test time reduction in analogue/mixed-signal devices by defect oriented testing: An industrial example," in *Proc. Design, Autom. Test Europe*, Mar. 2011, pp. 1–6.
- [29] P. Wilson, Y. Kilic, J. Ross, M. Zwolinski, and A. Brown, "Behavioural modelling of operational amplifier faults using analogue hardware description languages," in *Proc. 5th IEEE Int. Workshop Behav. Model. Simulat.*, 2001, pp. 106–112.
- [30] D. De Jonghe, E. Maricau, G. Gielen, T. McConaghy, B. Tasić, and H. Stratigopoulos, "Advances in variation-aware modeling, verification, and testing of analog ICs," in *Proc. Design, Autom. Test Europe Conf. Exhibition (DATE)*, Mar. 2012, pp. 1615–1620.
- [31] X. Li, X. Zeng, D. Zhou, and X. Ling, "Behavioral modeling of analog circuits by wavelet collocation method," in *Proc. IEEE/ACM Int. Conf. Comput.-Aided Design*, 2001, pp. 65–69.
- [32] W. C. Tam and R. D. Blanton, "SLIDER: Simulation of layout-injected defects for electrical responses," *IEEE Trans. Comput.-Aided Design Integr. Circuits Syst.*, vol. 31, no. 6, pp. 918–929, Jun. 2012.
- [33] M. Singh, R. Rachala, and I. Koren, "Transient fault sensitivity analysis of analog-to-digital converters (ADCs)," in *Proc. IEEE Comput. Soc. Workshop VLSI Emerg. Technol. VLSI Syst.*, 2001, pp. 140–145.
- [34] K. Huang, H. G. Stratigopoulos, S. Mir, C. Hora, Y. Xing, and B. Kruseman, "Diagnosis of local spot defects in analog circuits," *IEEE Trans. Instrum. Meas.*, vol. 61, no. 10, pp. 2701–2712, Oct. 2012.
- [35] L. Fang, G. Gronthoud, and H. G. Kerkhoff, "Reducing analogue faultsimulation time by using ifigh-level modelling in dotss for an industrial design," in *Proc. IEEE Eur. Test Workshop*, 2001, pp. 61–67.
- [36] J. Brenkuš, V. Stopjaková, and G. Gyepes, "Numerical method for DC fault analysis simplification and simulation time reduction," in *Proc. IEEE 16th Int. Symp. Design Diagn. Electron.Circuits Syst. (DDECS)*, Apr. 2013, pp. 170–174.
- [37] K. Saab, N. B. Hamida, and B. Kaminska, "Closing the gap between analog and digital testing," *IEEE Trans. Comput.-Aided Design Integr. Circuits Syst.*, vol. 20, no. 2, pp. 307–314, Feb. 2001.
- [38] E. Yilmaz, G. Shofner, L. Winemberg, and S. Ozev, "Fault analysis and simulation of large scale industrial mixed-signal circuits," in *Proc. Design, Autom. Test Europe Conf. Exhibition (DATE)*, May 2013, pp. 565–570.
- [39] S. Ozev and A. Orailoglu, "An integrated tool for analog test generation and fault simulation," in *Proc. Int. Symp. Qual. Electron. Design*, 2002, pp. 267–272.
- [40] L. Xia, M. U. Farooq, I. M. Bell, F. A. Hussin, and A. S. Malik, "Survey and evaluation of automated model generation techniques for high level modeling and high level fault modeling," *J. Electron. Test.*, vol. 29, no. 6, pp. 861–877, Aug. 2013.
- [41] N. Guerreiro, M. Santos, and P. Teixeira, "Fault list compression for efficient analogue and mixed-signal production test preparation," in *Proc. Design Circuits Integr. Syst.*, Nov. 2014, pp. 1–6.
- [42] B. Straube, W. Vermeiren, and V. Spenke, "Multi-level hierarchical analogue fault simulation," *Microelectron. J.*, vol. 33, no. 10, pp. 815–821, Oct. 2002.
- [43] S. Sunter, K. Jurga, P. Dingenen, and R. Vanhooren, "Practical random sampling of potential defects for analog fault simulation," in *Proc. Int. Test Conf.*, Oct. 2014, pp. 1–10.
- [44] N. Engin and H. G. Kerkhoff, "Fast fault simulation for nonlinear analog circuits," *IEEE Design Test Comput.*, vol. 20, no. 2, pp. 40–47, Mar./Apr. 2003.

- [45] J. Brenkuš, V. Stopjaková, D. Arbet, G. Gyepes, and L. Majer, "Impedance calculation methodology for fault simulation of analog and mixed-signal circuits," in *Proc. 24th Int. Conf. Radioelektronika*, Apr. 2014, pp. 1–4.
- [46] M. Worsman, M. W. T. Wong, and Y. A. Lee, "Enhancing the fault diagnosis of linear analog circuit steady-state DC testing through the analysis of equivalent faults," *IEEE Trans. Circuits Syst. I, Fundam. Theory Appl.*, vol. 50, no. 7, pp. 932–936, Jul. 2003.
- [47] H.-G. Stratigopoulos and S. Sunter, "Fast Monte Carlo-based estimation of analog parametric test metrics," *IEEE Trans. Comput.-Aided Design Integr. Circuits Syst.*, vol. 33, no. 12, pp. 1977–1990, Dec. 2014.
- [48] S. Manetti and M. C. Piccirilli, "A singular-value decomposition approach for ambiguity group determination in analog circuits," *IEEE Trans. Circuits Syst. I, Fundam. Theory Appl.*, vol. 50, no. 4, pp. 477–487, Apr. 2003.
- [49] M. Singh and I. Koren, "Fault-sensitivity analysis and reliability enhancement of analog-to-digital converters," *IEEE Trans. Very Large Scale Integr. (VLSI) Syst.*, vol. 11, no. 5, pp. 839–852, Oct. 2003.
- [50] H. Lei and K. Qin, "A general method for analog test point selection using multi-frequency analysis," *Analog Integr. Circuits Signal Process.*, vol. 84, no. 2, pp. 185–200, May 2015.
- [51] J. Hou and A. Chatterjee, "Concurrent transient fault simulation for analog circuits," *IEEE Trans. Comput.-Aided Design Integr. Circuits Syst.*, vol. 22, no. 10, pp. 1385–1398, Oct. 2003.
- [52] S. Sunter, "Experiences with an industrial analog fault simulator and engineering intuition," in *Proc. IEEE 20th Int. Mixed-Signals Test. Workshop (IMSTW)*, Jun. 2015, pp. 1–5.
- [53] Y. Kiliç and M. Zwoliński, "Behavioral fault modeling and simulation using VHDL-AMS to speed-up analog fault simulation," *Analog Integr. Circuits Signal Process.*, vol. 39, no. 2, pp. 177–190, May 2004.
- [54] R. Martins, N. Lourenço, N. Horta, N. Guerreiro, and M. Santos, "Embedding fault list compression techniques in a design automation framework for analog and mixed-signal structural testing," in *Proc. Conf. Design Circuits Integr. Syst. (DCIS)*, Nov. 2015, pp. 1–6.
- [55] L. Xia, M. U. Farooq, and I. M. Bell, "High level fault modeling of analog circuits through automated model generation using Chebyshev and Newton interpolating polynomials," *Analog Integr. Circuits Signal Process.*, vol. 82, no. 1, pp. 265–283, Nov. 2014.
- [56] R. Leveugle and A. Ammari, "Early SEU fault injection in digital, analog and mixed signal circuits: A global flow," in *Proc. Design*, *Autom. Test Europe Conf. Exhibition*, vol. 1, 2004, pp. 590–595.
- [57] B. Tasić, J. J. Dohmen, R. Janssen, E. J. W. Ter Maten, R. Pulch, and T. G. J. Beelen, "Fast time-domain simulation for reliable fault detection," in *Proc. Design, Autom. Test Europe Conf. Exhibition (DATE)*, 2016, pp. 301–306.
- [58] M. Zwolinski and A. D. Brown, "Behavioural modelling of analogue faults in VHDL-AMS—A case study," in *Proc. IEEE Int. Symp. Circuits Syst.*, vol. 5, 2004, pp. 1–5.
- [59] J. Sequeira, S. Natarajan, P. Goteti, and N. Chaudhary, "Fault simulation for analog test coverage," in *Proc. IEEE Int. Test Conf. (ITC)*, Nov. 2016, pp. 1–7.
- [60] Y. Maidon, T. Zimmer, and A. Ivanov, "An analog circuit fault characterization methodology," *J. Electron. Test.*, vol. 21, no. 2, pp. 127–134, Apr. 2005.
- [61] E. Schneider and H.-J. Wunderlich, "High-throughput transistor-level fault simulation on GPUs," in *Proc. IEEE 25th Asian Test Symp. (ATS)*, Nov. 2016, pp. 150–155.
- [62] W. Zheng, Y. Feng, X. Huang, and H. Mantooth, "Ascend: Automatic bottom-up behavioral modeling tool for analog circuits," in *Proc. IEEE Int. Symp. Circuits Syst.*, vol. 5, 2005, pp. 5186–5189.
- [63] S. Sunter, K. Jurga, and A. Laidler, "Using mixed-signal defect simulation to close the loop between design and test," *IEEE Trans. Circuits Syst. I, Reg. Papers*, vol. 63, no. 12, pp. 2313–2322, Dec. 2016.
- [64] C.-J. R. Shi, M. W. Tian, and G. Shi, "Efficient DC fault simulation of nonlinear analog circuits: One-step relaxation and adaptive simulation continuation," *IEEE Trans. Comput.-Aided Design Integr. Circuits Syst.*, vol. 25, no. 7, pp. 1392–1400, Jul. 2006.
- [65] O. Karaca, J. Kirscher, A. Laroche, A. Tributsch, L. Maurer, and G. Pelz, "Fault grouping for fault injection based simulation of AMS circuits in the context of functional safety," in *Proc. 13th Int. Conf. Synth., Model., Anal. Simulat. Methods Appl. Circuit Design (SMACD)*, Jun. 2016, pp. 1–4.
- [66] D. Shaw, D. Al-Khalili, and C. Rozon, "Automatic generation of defect injectable VHDL fault models for ASIC standard cell libraries," *Integration*, vol. 39, no. 4, pp. 382–406, Jul. 2006.

- [67] R. Bhattacharya, S. H. M. Ragamai, and S. Kumar, "SFG based fault simulation of linear analog circuits using fault classification and sensitivity analysis," in *VLSI Design and Test*, B. K. Kaushik, S. Dasgupta, and V. Singh, Eds. Singapore: Springer, 2017, pp. 179–190.
- [68] M. Morneau and A. Khouas, "TBSA: Threshold-based simulation accuracy method for fast analog DC fault simulation," J. Electron. Test., vol. 22, nos. 4–6, pp. 425–436, Nov. 2006.
- [69] S. Mosin, "Automated simulation of faults in analog circuits based on parallel paradigm," in *Proc. IEEE East-West Design Test Symp.* (*EWDTS*), Sep. 2017, pp. 1–6.
- [70] F. Liu and S. Ozev, "Efficient simulation of parametric faults for multistage analog circuits," in *Proc. IEEE Int. Test Conf.*, 2007, pp. 1–9.
- [71] E. Fraccaroli and F. Fummi, "Analog fault testing through abstraction," in *Proc. Design, Autom. Test Europe Conf. Exhibition (DATE)*, Mar. 2017, pp. 270–273.
- [72] F. Liu and S. Ozev, "Statistical test development for analog circuits under high process variations," *IEEE Trans. Comput.-Aided Design Integr. Circuits Syst.*, vol. 26, no. 8, pp. 1465–1477, Aug. 2007.
- [73] T. Blochmann, S. Gerth, T. Markwirth, P. Schneider, and R. Jancke, "Dynamic fault injection for system level simulation of MEMS—A design method for functional safety," in *Proc. Symp. Design, Test, Integr. Packag. MEMS MOEMS (DTIP)*, May 2018, pp. 1–4.
- [74] E. Romero, G. Peretti, and C. Marqués, "An operational amplifier model for evaluating test strategies at behavioural level," *Microelectron. J.*, vol. 38, nos. 10–11, pp. 1082–1094, Oct. 2007.
- [75] L. Ji and X. Hu, "Analog circuit soft-fault diagnosis based on sensitivity analysis with minimum fault number rule," *Analog Integr. Circuits Signal Process.*, vol. 95, no. 1, pp. 163–171, Jan. 2018.
- [76] K. Garje, A. Kumar, S. Biswas, A. Banerjee, P. Srikanth, and S. Mukhopadhyay, "Macromodel based fault simulation of linear circuits using parameter estimation," in *Proc. IEEE Region 10 3rd Int. Conf. Ind. Inf. Syst.*, Dec. 2008, pp. 1–6.
- [77] M. Ince, E. Yilmaz, and S. Ozev, "Enabling fast process variation and fault simulation through macromodelling of analog components," in *Proc. IEEE 27th North Atlantic Test Workshop (NATW)*, May 2018, pp. 1–6.
- [78] N. Zain Ali, M. Zwolinski, and A. Ahmadi, "Delay fault modelling/simulation using VHDL-AMS in multi-VDD systems," in *Proc. 26th Int. Conf. Microelectron.*, May 2008, pp. 413–416.
- [79] E. Fraccaroli, D. Quaglia, and F. Fummi, "Simulation-based holistic functional safety assessment for networked cyber-physical systems," in *Proc. Forum Specification Design Lang. (FDL)*, Sep. 2018, pp. 5–16.
- [80] M. Tadeusiewicz and S. Hałgas, "A method for fast simulation of multiple catastrophic faults in analogue circuits," *Int. J. Circuit Theory Appl.*, vol. 38, no. 3, pp. 275–290, 2008.
- [81] L. Wu, M. K. Hussain, S. Abughannam, W. Muller, C. Scheytt, and W. Ecker, "Analog fault simulation automation at schematic level with random sampling techniques," in *Proc. 13th Int. Conf. Design Technol. Integr. Syst. Nanoscale Era (DTIS)*, Apr. 2018, pp. 1–4.
- [82] J. Parky, S. Madhavapeddiz, A. Paglieri, C. Barrz, and J. A. Abrahamy, "Defect-based analog fault coverage analysis using mixed-mode fault simulation," in *Proc. IEEE 15th Int. Mixed-Signals, Sens., Syst. Test Workshop*, Jun. 2009, pp. 1–6.
- [83] C. Yang, S. Tian, and B. Long, "Test points selection for analog fault dictionary techniques," *J. Electron. Test.*, vol. 25, nos. 2–3, pp. 157–168, Jan. 2009.
- [84] V. Zivkovic and A. Schaldenbrand, "Requirements for industrial analog fault simulator," in Proc. 16th Int. Conf. Synth., Model., Anal. Simulat. Methods Appl. Circuit Design (SMACD), Jul. 2019, pp. 61–64.
- [85] T. Gao, Y. Sun, and G. Zhao, "Analog circuit fault simulation based on saber," in *Proc. Int. Conf. Comput. Inf. Sci.*, Dec. 2010, pp. 388–391.
- [86] S. Sanyal, S. P. P. K. Garapati, A. Patra, P. Dasgupta, and M. Bhattacharya, "Fault classification and coverage of analog circuits using DC operating point and frequency response analysis," in *Proc. Great Lakes Symp. VLSI*, May 2019, pp. 123–128.
- [87] L. Xia, I. M. Bell, and A. J. Wilkinson, "Automated model generation algorithm for high-level fault modeling," *IEEE Trans. Comput.-Aided Design Integr. Circuits Syst.*, vol. 29, no. 7, pp. 1140–1145, Jul. 2010.
- [88] V. G. Gil, A. J. G. Arteaga, and G. Léger, "Assessing AMS-RF test quality by defect simulation," *IEEE Trans. Device Mater. Rel.*, vol. 19, no. 1, pp. 55–63, Mar. 2019.
- [89] S. Puthiyottil and E. Sureshkumar, "Speed enhanced mixed signal design-for-test using hybrid fault based testing algorithms," in *Proc.* 2nd Int. Conf. Comput. Model. Simulat., vol. 4, Jan. 2010, pp. 270–274.
- [90] S. Sunter, "Analog fault simulation—A hot topic!" in Proc. IEEE Eur. Test Symp. (ETS), May 2020, pp. 1–5.

- [91] S.-N. Ahmadian and S.-G. Miremadi, "Fault injection in mixed-signal environment using behavioral fault modeling in Verilog-A," in *Proc. IEEE Int. Behav. Model. Simulat. Workshop*, Sep. 2010, pp. 69–74.
- [92] N. Guerreiro and M. Santos, "Mixed-signal fault equivalence: Search and evaluation," in *Proc. Asian Test Symp.*, Nov. 2011, pp. 377–382.
- [93] N. Dall'Ora, S. Azam, E. Fraccaroli, A. Alberts, and F. Fummi, "A common manipulation framework for transistor-level languages," in *Proc. Forum Specification Design Lang. (FDL)*, Sep. 2021, pp. 1–7.
- [94] K. Jung, W. R. Eisenstadt, and R. M. Fox, "SPICE-based mixed-mode S-parameter calculations for four-port and three-port circuits," *IEEE Trans. Comput.-Aided Design Integr. Circuits Syst.*, vol. 25, no. 5, pp. 909–913, May 2006.
- [95] B. Tasic et al., "Robust DC and efficient time-domain fast fault simulation," *Int. J. Comput. Math. Electr. Electron. Eng.*, vol. 33, no. 4, pp. 1161–1174, Jul. 2014.
- [96] B. Jourdain and J. Lelong, "Robust adaptive importance sampling for normal random vectors," Ann. Appl. Probab., vol. 19, no. 5, pp. 1687–1718, Oct. 2009.
- [97] E. M. Ter, T. Doorn, J. Croon, A. Bargagli, A. D. Bucchianico, and O. Wittich, "Importance sampling for high speed statistical Monte-Carlo simulations," NXP Tech. Note NXP-TN-2007-00238, NXP Semicond., Eindhoven, The Netherlands, 2007.
- [98] Z. Liu, S. K. Chaganti, and D. Chen, "Improving time-efficiency of fault-coverage simulation for MOS analog circuit," *IEEE Trans. Circuits Syst. I, Reg. Papers*, vol. 65, no. 5, pp. 1664–1674, May 2018.
- [99] "Tessent DefectSim." Accessed: Nov. 26, 2022. [Online]. Available: https://eda.sw.siemens.com/en-US/ic/tessent/test/defectsim/
- [100] W. Scherr and K. Einwich, "Beyond real number modeling: Comparison of analog modeling approaches," in *Proc. Forum Specification Design Lang. (FDL)*, Sep. 2020, pp. 1–5.



**Sadia Azam** (Member, IEEE) received the Ph.D. degree in computer science from the University of Verona, Verona, Italy, in May 2023.

She is currently a Researcher with the Department of Engineering for Innovation Medicine, University of Verona. Moreover, she is also working on transistor-level fault injection for assessing the functional safety of embedded systems. Her main research interests are the design of abstraction methodologies for nonlinear and piecewise linear analog circuits to improve the simulation speed.



**Nicola Dall'Ora** (Member, IEEE) received the Ph.D. degree in computer science from the University of Verona, Verona, Italy, in May 2023.

He is a Postdoctoral Researcher with the Department of Engineering for Innovation Medicine, University of Verona. His primary research focuses on defect/fault injection and simulation for different modeling levels, from transistor-level to multidomain systems described at the behavioral level, to extract fault modes useful to guarantee the functional safety of embedded platforms.



**Enrico Fraccaroli** (Member, IEEE) received the Ph.D. degree in computer science from the University of Verona, Verona, Italy, in May 2019.

He has been a Postdoctoral Researcher with the Department of Computer Science, University of North Carolina at Chapel Hill, Chapel Hill, NC, USA, since January 2022. His research interests are the development of new methodologies for the efficient simulation and functional safety evaluation of embedded platforms composed of analog, digital, and network components.



**Renaud Gillon** (Senior Member, IEEE) was born in Brussels, Belgium, in 1968. He received the M.Sc. and Ph.D. degrees in electrical engineering from the Universite Catholique de Louvain, Louvain-la-Neuve, Belgium, in 1991 and 1998, respectively.

He is currently an Owner-Manager with Sydelity B.V. Company, Kruisem, Belgium. In 1998, he joined ON Semiconductor Belgium, Oudenaarde, Belgium (then Alcatel Microelectronics), as a Modelling Engineer and managed the team from 2000 to early 2006, taking an active role in the devel-

opment of design kits for the company's RF and smart-power processes. His current research interests include modeling HV and RF components, RF measurement techniques, electrothermal simulation, and predictive simulation of EMC tests at the IC level.



**Franco Fummi** (Member, IEEE) received the Ph.D. degree in electronic engineering from the Politecnico di Milano, Milan, Italy, in 1995.

Since 2000, he has been a Full Professor with the Department of Computer Science, University of Verona, Verona, Italy, where he became an Associate Professor of Computer Architecture in 1998. Since 1995, he has been with the Department of Electronics and Information, Politecnico di Milano as an Assistant Professor. He is a Co-Founder of EDALab, Verona, an EDA Company

developing tools for the design of networked embedded systems. His current research interests include electronic design automation methodologies for modeling, verification, testing, and optimization of cyber–physical production systems.

Open Access funding provided by 'Università degli Studi di Verona' within the CRUI CARE Agreement