# A 50.1-Gb/s 60-GHz CMOS Transceiver for IEEE 802.11ay With Calibration of LO Feedthrough and I/Q Imbalance

Jian Pang<sup>®</sup>, *Student Member, IEEE*, Shotaro Maki, Seitarou Kawai<sup>®</sup>, Noriaki Nagashima, Yuuki Seo, Masato Dome, Hisashi Kato, Makihiko Katsuragi, Kento Kimura, Satoshi Kondo, *Member, IEEE*,

Yuki Terashima, Hanli Liu<sup>(D)</sup>, *Student Member, IEEE*, Teerachot Siriburanon<sup>(D)</sup>, *Member, IEEE*, Aravind Tharayil Narayanan<sup>(D)</sup>, *Member, IEEE*, Nurul Fajri, Tohru Kaneko, Toru Yoshioka,

Bangan Liu<sup>®</sup>, Student Member, IEEE, Yun Wang<sup>®</sup>, Student Member, IEEE,

Rui Wu<sup>D</sup>, *Member, IEEE*, Ning Li, *Member, IEEE*, Korkut Kaan Tokgoz<sup>D</sup>, *Student Member, IEEE*, Masaya Miyahara, *Member, IEEE*, Atsushi Shirane, *Member, IEEE*,

va Miyanana, Member, IEEE, Atsusin Siniano, Member, IE

and Kenichi Okada<sup>D</sup>, Senior Member, IEEE.

Abstract—This paper presents a 60-GHz CMOS transceiver targeting the IEEE 802.11ay standard. A calibration block for local oscillator feedthrough (LOFT) and I/Q imbalance featuring high accuracy and low power consumption is integrated with the transceiver. With the help of the proposed calibration, this paper is capable of boosting the data rate with higher order modulation scheme and wider channel-bonding bandwidth, which are demanded by IEEE 802.11ay. At the same time, it maintains the compatibility with the existing IEEE 802.11ad standard. This paper reports a two-channel-bonding data rate of 24.64 Gb/s in 128 quadrature amplitude modulation (QAM). The corresponding TX-to-RX error vector magnitude (EVM) is -26.1 dB. Furthermore, a four-channel-bonding data rate of 42.24 Gb/s in 64 QAM is realized with a single-element transceiver. The measured maximum data rate is 50.1 Gb/s in 64 QAM, which is the highest data rate achieved in the 60-GHz band. The power consumption is only 169 mW in the transmitting mode and 139 mW in the receiving mode.

*Index Terms*—128 quadrature amplitude modulation (QAM), 60 GHz, calibration, CMOS, four-channel bonding, I/Q imbalance, local oscillator feedthrough (LOFT), transceiver.

# I. INTRODUCTION

THE utilization of the millimeter-wave spectrum significantly boosts the achievable data rate. With the 2.16-GHz channels in the 60-GHz band defined in IEEE 802.11ad/WiGig, up to 7-Gb/s wireless data communication has already been realized. However, the rapid growth of data traffic in human society demands a much higher wireless

Manuscript received July 29, 2018; revised October 23, 2018; accepted November 29, 2018. Date of publication January 8, 2019; date of current version April 23, 2019. This paper was approved by Associate Editor Alyosha Molnar. This work was supported by MIC, SCOPE, STARC, STAR, and VDEC in collaboration with Cadence Design Systems, Inc., Synopsys, Inc., Mentor Graphics, Inc., and Keysight Technologies Japan, Ltd. (*Corresponding author: Jian Pang.*)

The authors are with the Tokyo Institute of Technology, Tokyo 152-8552, Japan (e-mail: pangjian@ssc.pe.titech.ac.jp).

Color versions of one or more of the figures in this paper are available online at http://ieeexplore.ieee.org.

Digital Object Identifier 10.1109/JSSC.2018.2886338

42.24Gbps 4-ch. bonding in 64QAM Defined by 2-ch. bonding 802.11av Defined by 802.11ad Ch. 1 Ch. 2 Ch. 3 Ch. 4 Ch. 5 [GHz] 57.24 59.40 61.56 63.72 65.88 68.04 70.2

Fig. 1. Channels defined by IEEE 802.11ad/WiGig and IEEE 802.11ay.

communication speed in the not far future. To satisfy the future data transmission capacity, IEEE 802.11ay is the standard to additionally extend the data rate to over 28 Gb/s. Fig. 1 shows the channels defined in IEEE 802.11ay. A channel-bonding technique is applied to broaden the available signal bandwidth. A data rate of 42.24 Gb/s can be realized considering a 64 quadrature amplitude modulation (QAM) four-channel bonding. Besides the channel-bonding technique, a higher order modulation scheme like 128 QAM is always desirable to further increase the spectrum efficiency.

Efforts have been concentrated on realizing 60-GHz CMOS transceivers with extremely high data rate during the past few years [1]–[15]. Recent research includes a transceiver implementation utilizing a dual-polarized multiple-in and multiple-out (DP-MIMO) technique [3]. The 27.8 Gb/s in 16 QAM is achieved by doubling the data rate in a single-polarization stream. Also, A frequency-interleaved (FI) transceiver is reported in [6]. The primary purpose is to relieve the error vector magnitude (EVM) requirement for a single-element transceiver. A four-channel-bonding data rate of 42.24 Gb/s is realized with two transceiver elements. However, both two works mentioned above suffer from large power consumption due to an additional front-end element. Furthermore, two other 7.04-GS/s analog-to-digital converters (ADCs) will be required at the baseband, which makes

0018-9200 © 2019 IEEE. Translations and content mining are permitted for academic research only. Personal use is also permitted, but republication/redistribution requires IEEE permission. See http://www.ieee.org/publications\_standards/publications/rights/index.html for more information.

|               |                                                                                     | IEEE 802.11ad                                     | IEEE 802.11ay                                                                                                    |                                                                                                                  |  |  |
|---------------|-------------------------------------------------------------------------------------|---------------------------------------------------|------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|--|--|
| dard          | Channel Bandwidth                                                                   | 2.16GHz                                           | 1-ch.: 2.16GHz<br>2-bonded ch.: 4.32GHz<br>4-bonded ch.: 8.64GHz                                                 |                                                                                                                  |  |  |
| itan          | Modulation (SC)                                                                     | 16QAM (MCS20)                                     | 64QAM* (MCS17)                                                                                                   | 128QAM*                                                                                                          |  |  |
| 0             | TX EVM (SC)                                                                         | -19.0dB                                           | -24.0dB* -*                                                                                                      |                                                                                                                  |  |  |
| Design Target | TX-to-RX EVM (SC)**                                                                 | -to-RX EVM (SC)** -16.5dB                         |                                                                                                                  | -25.5dB                                                                                                          |  |  |
|               | LOFT Supp.                                                                          | -26.5dB                                           | -32.5dB                                                                                                          | -35.5dB                                                                                                          |  |  |
|               | IMRR                                                                                | <mark>-26.5dВ</mark><br>F <sub>вв</sub> < 0.88GHz | -32.5dB<br>F <sub>вв</sub> <0.88GHz(1-ch.)<br>F <sub>вв</sub> <1.76GHz(2-ch.)<br>F <sub>вв</sub> <3.52GHz(4-ch.) | -35.5dB<br>F <sub>вв</sub> <0.88GHz(1-ch.)<br>F <sub>вв</sub> <1.76GHz(2-ch.)<br>F <sub>вв</sub> <3.52GHz(4-ch.) |  |  |
|               | I/Q Mag. Mismatch                                                                   | < 0.8dB                                           | < 0.4dB                                                                                                          | < 0.3dB                                                                                                          |  |  |
|               | I/Q Phase Mismatch                                                                  | < 5°                                              | < 3° < 2°                                                                                                        |                                                                                                                  |  |  |
|               | Phase Noise (OFDM)                                                                  | 16QAM: -90dBc/Hz<br>@1MHz                         | 64QAM: -96 dl<br>128QAM: -99 dl                                                                                  | 96 dBc/Hz@1MHz<br>99 dBc/Hz@1MHz                                                                                 |  |  |
| * •           | * Modulation schemes and required EVMs for IEEE 802 11ay are still under discussion |                                                   |                                                                                                                  |                                                                                                                  |  |  |

\*\* TX-to-RX EVM is defined with BER of 10<sup>-3</sup> and is equal to –SNR (MER).

Fig. 2. Summary of requirement and design target for IEEE 802.11ad/ay.

the architectures even more power hungry. Although realizing the four-channel bonding with a single-element transceiver requires a 14.08-GS/s time-interleaved ADC, a power consumption of 69.5 mW for a 20-GS/s 6-bit ADC is still reasonable considering the whole system power budget [16].

Due to the system simplicity, direct-conversion architecture is attractive for achieving compact and low-power 60-GHz transceivers [1], [4], [6], [14], [17]-[20]. However, such a kind of transceiver suffers terribly from the local oscillator feedthrough (LOFT) and I/Q imbalance. Thus, to improve the yields, an on-chip calibration block for LOFT suppression and image rejection ratio (IMRR) is usually essential [1], [21]. Saito et al. [1] introduces a transceiver chipset developed for IEEE 802.11ad with a built-in self-calibration circuit. The LOFT suppression and IMRR in [1] are calibrated by reusing the 5-bit 3.52-GS/s baseband ADCs, whereas applying the same calibration method to an IEEE 802.11ay transceiver will result in severe inaccuracy and even higher power consumption. Therefore, calibration circuits designed for IEEE 802.11ay demands an accuracy improvement along with a small enough power and area overhead.

This paper introduces a 60-GHz CMOS transceiver designed for IEEE 802.11ad/ay. The maximum single-carrier (SC) mode data rate of 50.1 Gb/s is realized with 8.35-GSymbol/s symbol rate in 64 QAM. The data rate is boosted from the dimensions of higher order modulation schemes and broader signal bandwidth. A compact calibration block featuring high accuracy and low power consumption for LOFT and I/Q imbalance is presented. Thanks to the suppressed impairments by the proposed calibration, the transceiver realizes a data rate of 24.64 Gb/s in 128 QAM with a TX-to-RX EVM of -26.1 dB even though 128 QAM is not planned in IEEE 802.11ad. A four-channel-bonding raw data rate of 42.24 Gb/s is also achieved by the calibrated transceiver.

The rest of this paper is structured as follows. Section II will explain the requirements from IEEE 802.11ay on some critical transceiver design parameters. The calibration architecture considerations will also be included in Section II. Section III will introduce the specific circuit schematics of the transceiver. Section IV will present the measurement results



Fig. 3. Link budget for a data transmission in 128 QAM.

of the transceiver after the proposed automatic calibration scheme. Finally, a conclusion will be drawn in Section V.

# II. REQUIREMENTS AND ARCHITECTURE CONSIDERATIONS

Compared with the existing IEEE 802.11ad standard, the outcoming IEEE 802.11ay standard demands a much more stringent EVM requirement. As it is known to us, the EVM of a transceiver EVM<sub>TRX</sub> can be evaluated with the following equation [22]:

**EVM**<sub>TRX</sub>

$$\approx \sqrt{\frac{1}{\text{SNDR}^2} + \varphi^2_{\text{rms}} + \text{EVM}_{\text{LOFT}}^2 + \text{EVM}_{\text{Image}}^2 + \text{EVM}_{\text{Flat}}^2}$$
(1)

where SNDR represents the signal-to-noise-and-distortion ratio and  $\varphi^2_{\rm rms}$  stands for the integrated double-sideband (DSB) phase noise of the carrier. EVM<sub>LOFT</sub>, EVM<sub>Image</sub>, and EVM<sub>Flat</sub> denote the EVMs caused by the LOFT, the I/Q imbalance, and the in-band gain response variation. Fig. 2 summarizes the requirement from IEEE 802.11ad/ay and the design target in this paper. The detailed design considerations will be explained in the remaining part of this section.

Facing the increased signal bandwidth in IEEE 802.11ay, the input noise level for an IEEE 802.11ay application can be 6 dB higher than an IEEE 802.11ad one. Thus, the SNDR optimization of a transceiver becomes essential within a limited power budget. In addition, the increased bandwidth also puts more pressures on the gain flatness of an SC transceiver. A 2.8-dB gain variation within the 8.64-GHz bandwidth can lead to a -16.5-dB EVM<sub>Flat</sub> [22], which severely limits the overall EVM. Although the utilization of an equalizer at the receiver side can minimize the gain variation, a flat frequency response is still desirable for a wideband transceiver.

Besides the channel-bonding technique, higher order modulation schemes such as 64 QAM or 128 QAM are also considered to increase the data rate in IEEE 802.11ay. A link budget example is shown in Fig. 3. The data communication in 128 QAM with a one-channel bandwidth can be supported in a maximum communication distance of 18 cm. The increased modulation order in IEEE 802.11ay will demand a lower phase noise of the RF phase-locked loop (PLL). Usually, the usage of the baseband carrier tracking circuit can suppress the influence of phase noise. For an IEEE 802.11ay transceiver in the orthogonal frequency division multiplexing (OFDM) mode the phase noises of -96 and -99 dBc/Hz at 1-MHz



Fig. 4. I/Q imbalance and RF domain compensation for the direct-conversion transceiver.



Fig. 5. Simulated FD-IMRR with different I/Q cutoff frequency mismatch.

offset, with a 400-kHz carrier tracking bandwidth, will be required for 64 QAM and 128 QAM, respectively [23]. On the other hand, the phase noise requirement for the SC mode can be relaxed due to the wider carrier tracking bandwidth.

The IEEE 802.11ay standard also demands a much more rigorous level for the in-band LOFT suppression and IMRR. Both the LOFT suppression and IMRR should be higher than 32.5 dB for 64 QAM and 35.5 dB for 128 QAM within the signal bandwidth. The I/Q magnitude mismatches of less than 0.4 and 0.3 dB along with the I/Q phase mismatches of less than 3° and 2° are required for 64 QAM and 128 QAM, respectively. Circuits supporting such high-resolution magnitude and phase tuning will be required to compensate the I/Q imbalance. Usually, the I/Q imbalance of a receiver can be compensated by the digital signal processing (DSP) circuit [24], [25], while for the transmitter, a stand-alone block for detection and calibration is required. For saving power, an RF domain calibration is usually adopted to calibrate the I/Q imbalance [4]. Fig. 4 shows the I/Q imbalance in a transceiver and the corresponding RF domain compensation. From Fig. 4, the IMRR can be calculated by comparing the magnitudes of the  $(\omega_{\rm LO} - \omega_{\rm BB})$  and  $(\omega_{\rm LO} + \omega_{\rm BB})$ components

IMRR|  
= 
$$\left| \frac{A_{\rm I}^2 + \Delta A^2 A_{\rm Q}^2 + 2\Delta A A_{\rm I} A_{\rm Q} \cos \left(\Delta \varphi - \Delta \varphi_{\rm cal}\right)}{A_{\rm I}^2 + \Delta A^2 A_{\rm Q}^2 - 2\Delta A A_{\rm I} A_{\rm Q} \cos \left(\Delta \varphi - \Delta \varphi_{\rm cal}\right)} \right|$$

In (2),  $\Delta A(\omega) = \Delta A_{\rm LO} \Delta A_{\rm BB}(\omega)$  is the I/Q magnitude mismatch from the baseband and the local oscillator (LO), while  $\Delta \varphi(\omega) = \Delta \varphi_{\rm LO} + \Delta \varphi_{\rm BB}(\omega)$  is the I/Q phase mismatch.  $A_{\rm I}$ ,  $A_{\rm Q}$ , and  $\Delta \varphi_{\rm cal}$  represent the magnitude and phase

. (2)



Fig. 6. Block diagrams of (a) traditional calibration method for LOFT and image calibration and (b) proposed calibration method.

calibration parameters from the calibration circuit. By selecting  $A_{\rm I}$ ,  $A_{\rm O}$ , and  $\varphi_{\rm cal}$  properly, the I/Q imbalance can be compensated at an RF frequency of  $(\omega_{LO} - \omega_{BB})$ . However, the calibrated IMRR will degrade rapidly when approaching the passband edge of the baseband low-pass filter (LPF). The main reason for the degradation is because of the frequency-dependent (FD) I/Q imbalance caused by the mismatch between an I-path LPF and a Q-path LPF [26]. Fig. 5 demonstrates the simulated FD-IMRR with a mismatched cutoff frequency  $\omega_0$  between the I- and Q-path LPFs. Regarding the degraded IMRR from the baseband, even more margins should be included in an RF domain calibration circuit. A larger than 50-dBc detection accuracy will be required for achieving 64 QAM and 128 QAM, which corresponding to a more than 50-dBc detection path sensitivity and a more than 9-bit detection ADC. Fig. 5 also shows that the calibration frequency for an RF domain compensation should be selected near the carrier frequency because of the low enough influence from the baseband FD I/Q imbalance there. Usually, the cutoff frequency  $\omega_0$  mismatch will depend on the layout. Regarding a severe  $\omega_0$  mismatch, the overall EVM will be influenced by the image signal. I/Q compensation techniques [27] at the baseband should be considered.

Fig. 6(a) shows the traditional calibration method for LOFT and I/Q imbalance calibrations [1]. In [1], the LOFT and image signal after detection are directly processed by the ADC and the fast Fourier transformer (FFT) circuit. A 5-bit baseband ADC for the I/Q demodulation is reused due to power saving. Although the traditional method includes an FD-IMRR calibration, poor resolution of the ADC still leads to a severe calibration inaccuracy. Accuracy improvement in the traditional approach can be realized with a higher resolution detection ADC. However, the cost is the increased power consumption and on-chip area. Fig. 6(b) shows the proposed calibration method. In this paper, a small portion of the TX



Fig. 7. Extension of the proposed calibration method for the FD-IMRR detection.

output will be coupled to the input of the detector. If a baseband test-tone signal with a frequency of  $\omega_{BB}$  is assumed, LOFT and image signal frequencies will be detected at  $\omega_{BB}$  and  $2\omega_{BB}$ . Different from the traditional method, the detected LOFT and image signal will be downconverted to dc by an area-efficient quad-phase mixer. Thus, two 10-bit, 10-MS/s successive approximation (SAR) ADCs can be utilized for a quick and accurate calibration. Compared with the 67-mW ADC and the power-hungry FFT logic circuit utilized in the traditional method [1], the calibration block in this paper only consumes 3.1 mW and 0.2-mm<sup>2</sup> area. Power-efficient and high-accuracy calibration is realized with a compact chip size.

Moreover, the proposed calibration method can also be applied for the FD-IMRR calibration. The block diagram of the FD-IMRR calibration is shown in Fig. 7. With a series of frequency dividers for covering the required calibration LO frequencies, the proposed circuit can support the baseband frequency sweep. FD-IMRR due to the baseband cutoff frequency mismatch can be compensated by the capacitance tuning [1]. In this condition, a wide operating bandwidth will be required for the detector. Regarding the potentially degraded frequency response of the detector, the noise figure (NF) of the calibration path can be improved by applying a preamplifier before the detector.

# **III. CIRCUIT IMPLEMENTATION**

Fig. 8 shows the topology of the proposed direct-conversion 60-GHz transceiver. The transmitter in this paper consists of a five-stage power amplifier (PA), I/Q RF variable gain amplifiers (VGAs), and I/Q double-balanced passive mixers. The receiver consists of a five-stage low noise amplifier (LNA), I/Q RF VGAs, I/Q double-balanced active mixers, and I/Q base-band amplifiers. The transceiver design in this paper mainly focuses on channel 1–channel 4 defined in IEEE802.11ay. The LO generation in this paper is realized by a quadrature injection-locked oscillator (QILO) with injection from a 20-GHz sub-sampling PLL [23]. The LO chain is capable of generating every required carrier frequencies including the channel bonding. To minimize the LOFT and I/Q imbalance of the transmitter, a calibration block mentioned in Section II is integrated with the transceiver.



Fig. 8. Block diagram of the proposed 60-GHz transceiver.



Fig. 9. Circuit schematic of (a) coupler, detector, and VGA, and (b) quad-phase mixer and LPF.

### A. Calibration Block

Fig. 9(a) shows the circuit schematics for the coupler, detector, and VGA in the calibration path. Conventional couplers for detection usually utilize the quarter-wavelength coupledline architecture [1], [28]. However, such couplers suffer from high insertion loss at RF path, which will significantly degrade the linearity performance of the TX. In addition, large on-chip area will be consumed by the quarter-wavelength lines. In this paper, an area-efficient coupler based on the coplanar waveguide (CPW) is adopted. Instead of the lossy quarter-wavelength lines, the coupling in this paper is realized by the shunt CPW stub matching. The power is splitted at the branch point. After the following matching networks for the antenna side and the coupler side, the power of  $P_{\text{TX}_{\text{Output}}}$ and  $P_{\text{DET}_{\text{Input}}}$  will be delivered to the detector and the output of the TX, respectively. The simulated coupling ratio and the insertion loss for PA are shown in Fig. 10. Within a frequency



Fig. 10. Simulated coupling ratio and RF path insertion loss of the proposed coupler.

range of 57.24–65.88 GHz, the insertion loss for TX is always less than 0.42 dB with a coupling ratio of larger than 17.5 dBc. The required area for this coupler is only 0.025 mm<sup>2</sup>.

The detector circuit used in this paper is based on a diode-connected transistor. A 0.35-V bias is chosen to achieve the highest second-order output. The VGA circuit is realized with a non-inverting amplifier. A dc block is inserted between the detector and VGA to filter out the dc component generated by self-mixing. The signal output from the VGA will be sent to a mixer for downconversion.

Fig. 9(b) shows the circuit schematic of the downconversion mixer together with the first-order LPF. The 3-dB bandwidth of the LPF is designed to be 316 kHz, which only allows the dc component transferred to ADC. Due to the random phase of the input signal, utilizing a single-phase LO for the downconversion will lead to a time-variant dc level. As a result, a quad-phase downconversion is adopted in this paper to minimize the SNR degradation in the calibration path. If a mixer input signal of  $V_{\text{RF}} \cos(\omega t + \varphi)$  and a quad-phase LO are assumed, the detected signal strength can be derived from the I/Q output voltages

Signal Strength = 
$$\sqrt{V_{\text{out}\_I}^2 + V_{\text{out}\_Q}^2}$$
  
=  $2V_{\text{LO}}V_{\text{RF}}\sqrt{\sin\varphi^2 + \cos\varphi^2} = 2V_{\text{LO}}V_{\text{RF}}$ . (3)

It can be found from (3) that the signal strength is no longer a function of the input phase. Quick and accurate detection can be realized.

Besides the constant magnitude detection, the calibration path still needs to achieve the required 50-dBc detection sensitivity. In this paper, the calibration LOs ( $\omega_{BB}$  or  $2\omega_{BB}$ ) are generated from the 20-GHz PLL. The PLL output in this paper is divided by ratios of 192 for the LOFT calibration and 96 for the IMRR calibration. As a result, when the transmitter is operating at channel 2.5 (LO frequency: 61.56 GHz and PLL output frequency: 20.52 GHz), the required baseband test-tone frequency will be 107 MHz. Fig. 11 shows the simulated conversion gain and NF of the calibration path against the input LOFT or image frequency. The TX RF output frequency is kept with 61.667 GHz considering the 107-MHz baseband test tone, while the TX output power is kept with 0 dBm. With three different temperature conditions (27 °C, 85 °C, and -40 °C), the 61.56-GHz LOFT and the 61.453-GHz image result in a conversion gain variation of less than 5.5 dB and a NF variation of less than 4.1 dB.



Fig. 11. Simulated (a) conversion gain and (b) NF of the proposed calibration block against the input impairment frequency of the TX.



Fig. 12. Simulated SNDR of the calibration path against. (a) LOFT suppression. (b) IMRR.

Fig. 12 shows the simulated SNDR against the LOFT suppression and IMRR over different temperature conditions. The TX output power is still kept with 0 dBm. Usually an uncalibrated LOFT suppression or IMRR can reach 20 dB [1]. A 10-dB design margin is considered for the uncalibrated impairments. To improve the SNDR for a small LOFT suppression or IMRR, the gain of the calibration path can be further decreased. For a large LOFT suppression or IMRR, the SNDR of the calibration path is limited by the noise floor. Regarding the required 50-dBc calibration sensitivity, more than 10-dB margin can be maintained as shown in Fig. 12.

The dc offset of the calibration block will also degrade the calibration accuracy. Because the calibration system itself can be treated as a receiver, the dc offset at the calibration mixer output will directly offset the downconverted dc component. It is well known that the dc offset for a receiver can be expressed as the following equation [29]:

$$V_{\text{offset\_total}} = V_{\text{self\_mixing}} + V_{\text{nonlinear}} + V_{\text{dynamic}}$$
(4)

where  $V_{\text{self}_{\text{mixing}}}$  represents the dc offset caused by the calibration LO self-mixing which is static and independent of the input.  $V_{\text{nonlinear}}$  stands for the input-dependent dc component caused by the second-order nonlinearity of the calibration circuit.  $V_{\text{dynamic}}$  denotes the dynamic dc offset. Because of the huge frequency difference between the calibration LO and the 60-GHz RF signal, the dynamic dc offset caused by reradiation can be ignored. Regarding  $V_{\text{self}_{\text{mixing}}}$ , the dc offset from self-mixing can be removed by testing the ADC outputs  $V'_{\text{out}_{\text{I}}}$  and  $V'_{\text{out}_{\text{Q}}}$  without any RF input. The signal strength can be rewritten as

Signal Strength'

$$=\sqrt{\left(V_{\text{out}\_I} - V'_{\text{out}\_I}\right)^2 + \left(V_{\text{out}\_Q} - V'_{\text{out}\_Q}\right)^2}.$$
 (5)

The accuracy of Signal Strength' will rely on the effective number of bits (ENOB) of ADC. With enough design margin (10 bit in this paper),  $V_{\text{self}_mixing}$  will not limit the final calibration accuracy. Furthermore, it is known that  $V_{\text{nonlinear}}$  can be minimized by optimizing IP2 [30]. The simulated IIP2 for the calibration path in a Monte Carlo simulation falls inside a range of 19.8–20.9 dBm regarding the nonlinearity and random mismatch. When the TX is operating at channel 2.5 (LOFT frequency is 61.56GHz), a large LOFT of -25 dBm at the TX output will result in a -40-dBm input power for the calibration block. The corresponding dc component  $V_{\text{nonlinear}}$  is estimated to be 0.23 mV. While for a small LOFT, the induced dc offset is negligible, which will not limit the calibration accuracy.

In addition, the I/Q imbalance of the calibration circuit will cause the potential degradation in the calibration accuracy. Moreover, the phase of the input signal  $\varphi_{in}$  will again influence the detected signal strength. Both 1-dB magnitude mismatch and 10° phase mismatch will cause a larger than 10% peak-to-peak ripple in the detected signal. The magnitude and phase imbalance of the calibration circuits can be suppressed by a frequency-divider-based LO generation and symmetric layout. The ripple can further be mitigated by an averaging function, so the calibration accuracy is not much degraded by the I/Q imbalance.

During the calibration period, the second harmonic of the detected LOFT generated by the calibration VGA will also fall into the same frequency with the detected image signal  $(2\omega_{BB})$ . As a result, the LOFT will be calibrated first to prohibit the IMRR calibration accuracy from the degradation. At the same time, the calibrated LOFT will also be slightly influenced by the IMRR calibration due to the changed bias condition. Thus, an additional LOFT calibration is added at the end of the calibration procedure.

# B. Transmitter

To meet the stringent transmitter EVM requirement from IEEE 802.11ay, an improved linearity needs to be achieved within a flat frequency response. A mixer-first topology is adopted in the transmitter with the purpose of wideband matching and low power consumption [4]. Fig. 13(a) shows the circuit schematic of the double-balanced upconversion mixer. The LOFT cancellation in this paper is realized by tuning the current sources at the baseband side [31]. Including the design margin, a 10-bit digital-to-analog converter (DAC) is adopted for achieving a tuning resolution of less than 0.1 mV, which corresponds to a higher than 50-dB LOFT suppression.

As mentioned in Section II, the I/Q imbalance in this paper is compensated with a power-efficient RF domain calibration. Fig. 13(b) shows the capacitive-cross-coupling RF VGA. The I/Q magnitude mismatch is compensated by tuning the gate bias. Regarding the phase mismatch calibration, Fig. 14 shows the circuit schematic of QILO. A 3-bit switching capacitor and a 10-bit-DAC-controlled varactor are designed to cover a frequency range from 57 to 66 GHz. To fulfill the required resolution for the I/Q phase calibration mentioned in Section II, a sub-degree I/Q phase tuning is realized by tuning the free-run



Fig. 13. Circuit schematic of (a) 60-GHz upconversion mixer and (b) 60-GHz VGA.



Fig. 14. Circuit schematic of QILO.

frequency of the I oscillator [23]. During the calibration period, the magnitude mismatch will be compensated first and afterward the phase mismatch will be calibrated by the RF gain-invariant phase tuning. The analysis mentioned in Section II assumed a perfect RF domain calibration. However, the mismatch between the I/Q calibration circuits will also induce additional RF domain IMRR degradation. The degradation from the QILO will be limited and frequency independent due to its position at the LO path. While, I/Q VGA will be the main contributor to the IMRR degradation due to its wide operational bandwidth. To analyze the influence from RF VGA, the L-type matching network at the RF VGA output is modeled as a parallel *RLC* resonant circuit. When the feedback resistor is large enough, the I/Q imbalance due to the VGA can be presented with the following equations:

$$\Delta A = \frac{\text{MAG}_{\text{I}}}{\text{MAG}_{\text{Q}}} = \frac{\left|\frac{g_m(L/C)}{R+j(\omega L-1/\omega C)}\right|_{\text{I}}}{\left|\frac{g_m(L/C)}{R+j(\omega L-1/\omega C)}\right|_{\text{Q}}}$$
$$= \sqrt{\frac{g_{m_{-}\text{I}}^2 \left(1 + Q^2 \left(\frac{\omega}{\omega_{0\text{Q}}} - \frac{\omega_{0\text{Q}}}{\omega}\right)^2\right)}{g_{m_{-}\text{Q}}^2 \left(1 + Q^2 \left(\frac{\omega}{\omega_{0\text{I}}} - \frac{\omega_{0\text{I}}}{\omega}\right)^2\right)}}$$
$$\Delta \varphi = \arctan\left(Q \left(\frac{\omega_{0\text{I}}}{\omega} - \frac{\omega}{\omega_{0\text{I}}}\right)\right)$$
$$-\arctan\left(Q \left(\frac{\omega_{0\text{Q}}}{\omega} - \frac{\omega}{\omega_{0\text{Q}}}\right)\right)$$
(6)



Fig. 15. IMRR due to the RF domain FD I/Q mismatch. (a) Before the proposed calibration. (b) After the proposed calibration. The simulated (c) RF VGA gain and (d) RF FD-IMRR before and after the proposed calibrations.

where  $\Delta A$  and  $\Delta \phi$  are the I/Q magnitude and phase mismatch, while Q and  $\omega_0$  stand for the quality factor and the resonant frequency of the matching network. Equations (6) and (7) find the IMRR degradation due to the transistor  $g_m$  mismatch does not rely on the frequency and can be easily removed. However, the resonant frequency difference caused by the mismatched transistor size, and I/Q matching networks will cause an FD-IMRR after the calibration. Fig. 15(a) and (b) shows the influence of the RF FD-IMRR degradation due to the resonant frequency mismatch at channel 2.5. Severe FD-IMRR degradation against the increasing bandwidth after the calibration can be observed with an 100-MHz  $\omega_0$  mismatch (1.6%). Fig. 15 also shows that RF FD-IMRR will be improved with a lower quality factor due to the suppressed in-band gain and phase mismatch. To minimize the degradation from the calibration circuit, the RF VGA in this paper is designed based on the CPW. The 50-ohm CPW is utilized to realize a matching network with a reduced quality factor Q. In addition, a symmetric layout of the CPW matching network is also strong against the passive components' mismatch between the I and Q paths. Fig. 15(c) shows the simulated gain of the RF VGA with a 1-dB tuning step. A bandwidth of larger than 10 GHz is covered in this paper. Furthermore, RF-VGA is controlled by a 10-bit DAC. A less than 0.1-dB tuning step is achieved, which meets the resolution requirement from the I/Q magnitude imbalance calibration. The simulated IMRR before and after the proposed calibrations is shown in Fig. 15(d). A transistor size mismatch of 5% is included in this simulation. After the calibration, larger than 40-dB IMRR can be maintained within the whole 60-GHz band. Although the decreased Q results in a 5-dB maximum gain, the wide band matching still contributes to a flatter frequency response. The simulated transmitter-mode 3-dB bandwidth is from 54.8 to 66.7 GHz.

Fig. 16 shows the CPW-based five-stage common-source PA. A cross-sectional view for the proposed CPW is shown



Fig. 16. Circuit schematic of the 60-GHz five-stage PA.



Fig. 17. Cross-sectional view of the CPW line.



Fig. 18. (a) Measured output power and gain and (b) corresponding PAE of the five-stage PA.

in Fig. 17. The top metal layer is selected for the signal line while the two interdigitated metal layers at the bottom are employed for shielding. Specific sizes of the CPW are optimized for lower attenuation constant, which ensures an efficient and reliable matching performance. The VDD feed line for the PA is realized by CPW with shunt MIM capacitor to ground. The feed line topology is carefully modeled with low impedance but high isolation to RF signal. Fig. 18 shows the measured results for PA at 61.56 GHz. The measured output  $P_{1dB}$  is 6.9 dBm, and the saturated output power is 11.6 dBm. The corresponding power-added efficiency (PAE) at the  $P_{1dB}$  is 4.6%.

# C. Receiver

As mentioned in Section II, receivers targeting at the IEEE 802.11ay standard demand a careful design. The usage of the flipped-voltage-follower (FVF) [32]-based amplifier at the baseband can achieve an improved linearity performance within a wide bandwidth [22]. Fig. 19 shows the single-stage I/Q baseband amplifier employed in this paper. The frequency response is optimized, and the power consumption is 12 mW. The simulated receiver-mode 3-dB RF bandwidth is from 55.9 to 67.6 GHz.



Fig. 19. Circuit schematic of the baseband amplifier.



Fig. 20. Circuit schematic of the fast-startup downconversion mixer.



Fig. 21. Measured output of the receiver.

To improve the SNDR of the receiver, a linearity-enhanced double-balanced active mixer based on the current-bleeding technique [33] is adopted in this paper (Fig. 20). A reasonable power budget for the LO path can be realized with the current-mode switching. As shown in Fig. 20, a 3-pF capacitor and a 1.2-Mohm bias resistor are applied to maintain an ac coupling at the mixer output. However, an unreasonable settling time of larger than 3.5  $\mu$ s will be required due to the charging time of the capacitor [22]. To support the low-latency requirement from IEEE 802.11ay, two dummy transistors M7 and M8 are connected to the mixer output and kept on while the receiver is OFF. The small-size dummy transistors together with the common-mode feedback circuit will keep the output voltage unchanged with a power consumption of only 0.5 mW. Furthermore, the baseband amplifier is shut down with a VDD switch instead of any gate-bias tuning. Fig. 21



Fig. 22. Circuit schematic of the 60-GHz five-stage LNA.



Fig. 23. Die photograph of the 60-GHz transceiver with the calibration block.

| TABLE I |      |    |        |  |  |
|---------|------|----|--------|--|--|
| CORE    | AREA | OF | BLOCKS |  |  |

|            | Core Area |
|------------|-----------|
|            | $[mm^2]$  |
| ТХ         | 1.07      |
| RX         | 1.09      |
| PLL        | 0.21      |
| Cal. Block | 0.19      |
| Logic      | 0.36      |
|            |           |

shows the measured receiver output with a single-tone input (500 MHz at baseband). The receiver is switched ON at 0 ns. The measured startup time for the receiver is less than 20 ns.

Regarding the increased input noise floor due to the bandwidth, a five-stage CPW-based LNA is employed in this paper to suppress the noise. The circuit schematic is shown in Fig. 22. The input shunt-stab matching is shorted to ground for the purpose of electrostatic discharge (ESD) protection. Two I/Q coupled-line baluns optimized by the electromagnetic (EM) simulation are inserted to transform the single-ended signal into differential.

# **IV. MEASUREMENT RESULTS**

The 60-GHz transceiver with the calibration block is fabricated in a standard 65-nm CMOS technology. Fig. 23 shows the die micrograph. The chip size is 3 mm  $\times$  2 mm with a core area of 2.81 mm<sup>2</sup>. Core area for each block is summarized in Table I. The proposed on-chip calibration block occupies an area of less than 0.2 mm<sup>2</sup>, which is area efficient. Fig. 24 shows the 60-GHz RF PCB for measurement. The chip is silver epoxy glued in the center of the PCB and connected to the 50-ohm transmission line with bonding wires. A bonding wire inductance of 0.5-nH is considered in the simulation.



Fig. 24. RF PCB for measurement.



Fig. 25. Measured characteristics of TX: (a) TX conversion gain over frequency and (b) output power and conversion gain against input power. Measured characteristics of RX: (c) RX SNDR, *P*out, IM3, and noise floor for one-channel bandwidth and (d) RX SNDR for two-channel-bonding bandwidth.

The dc supply and the control signals for the on-chip logic are sent from the pin connectors. The insertion loss of the PCB is measured by comparing the saturated output power of a PCB in transmitter mode and a stand-alone PA. A PCB loss of 9.8 dB is observed at 61.56 GHz.

Fig. 25(a) shows the conversion gain of the TX excluding the PCB loss. The conversion gain is around 12.5 dB. To support the IEEE 802.11ay standard, TX is required to cover the four channels defined in the 60-GHz band. The measured gain has a 4.5-dB variation over the entire 8.64-GHz bandwidth with a carrier frequency of 61.56 GHz (channel 2.5). Fig. 25(b) shows the measured TX output power against the input power. The measured TX saturated output power is 10.8 dBm excluding the PCB loss. The measured output  $P_{1dB}$ for TX is 6.5 dBm. Fig. 25(c) shows the measured output power, third-order intermodulation power (IM3), and output noise floor for RX. The LO frequency is 61.56 GHz while the input frequency is 61.66 GHz. The SNDR of the RX is calculated regarding the measured IM3 and noise floor with different bandwidth conditions [Fig. 25(d)]. The calculated peak SNDRs are 33.5, 31.6, and 29.8 dB for one-channel, two-bonded channel, and four-bonded channel, respectively.



Fig. 26. Equipmental setup for (a) TX calibration and TX EVM measurement and (b) TX-to-RX EVM measurement.

The measured phase noise at channel 2 is -93 dBc/Hz with a 1-MHz offset [23].

Fig. 26(a) shows the equipment setup for the TX EVM measurement. One PCB in the transmitter mode with a 36-MHz onboard reference is used in this measurement. Fig. 26(b) shows the measurement setup for TX-to-RX EVM. Two PCBs with two 14-dBi horn antennas are used in this measurement. One operates in the transmitter mode and the other operates in the receiver mode. During the measurement, the TX and RX are tested in the SC mode. For both TX and TX-to-RX measurement, the baseband signal is generated by an arbitrary waveform generator (Keysight AWG M8195A). Modulated baseband signals with the symbol rate of 1.76 GSymbol/s for a one-channel bandwidth, 3.52 GSymbol/s for a two-bonded channel, and 7.04 GSymbol/s for a four-bonded channel are generated. The corresponding roll-off factor is 0.25. The TX output spectrum is observed with a downconversion mixer and a spectrum analyzer (Keysight E4448A). An oscilloscope (DSA91394A) with an adaptive equalizer is used for the EVM measurement.

The TX calibration performance is also evaluated with the setup shown in Fig. 26(a). A single-tone baseband signal of 107 MHz is generated from the AWG for the calibration. The LO frequency is 61.56 GHz. In this condition, frequencies of the corresponding RF signal, LOFT, and image signal are 61.453, 61.56, and 61.667 GHz, respectively. During the calibration period, the output codes of the calibration ADCs will be sent to a microprocessor, and a gradient descent algorithm is applied to search for the best bias value. Finally, the feedback control code will be sent back to the chip for calibration. Fig. 27 shows the measured Signal Strength" calculated from the output codes of I/Q ADCs.  $ADC_{I}$  and  $ADC_Q$ , and  $ADC_{I0}$  and  $ADC_{Q0}$  in the equation stand for the output codes with and without RF input for the calibration block, respectively. The TX output power is fixed with -5 dBm in this measurement. As shown in Fig. 27,



Fig. 27. (a) Measured detected signal strength against the LOFT. (b) Measured detected signal strength against the image signal.



Fig. 28. Measured LOFT suppression and IMRR over the baseband frequency.



Fig. 29. Measured TX EVM with one-channel bandwidth, two-channelbonding bandwidth, and four-channel-bonding bandwidth in the 60-GHz band.

The LOFT and the image signal level less than -50 dBc can still be detected by the proposed circuit. The calibrated LOFT suppression and IMRR over the channel-bonding conditions are measured and shown in Fig. 28. The LOFT suppression is always higher than 40 dB within the four-bonded channel. The IMRR of TX is better than 44.5, 40.0, and 34.2 dB for one channel, two-bonded channel, and four-bonded channel, respectively. The influence of FD-IMRR after an RF domain calibration can be obviously observed from this result. One important reason for the observed FD-IMRR is because of the FD mismatch caused by the RF PCB and the baseband cables. Fig. 29 demonstrates the TX 64-QAM EVM after the calibration against the average output power. In the left

|               | Before cal.                                         | After cal.                                                     |  |
|---------------|-----------------------------------------------------|----------------------------------------------------------------|--|
| Carrier freq. | 58.32GHz                                            | 58.32GHz                                                       |  |
| BW.           | 1.76GHz                                             | 1.76GHz                                                        |  |
| Modulation    | 128QAM                                              | 128QAM                                                         |  |
| Data rate     | -                                                   | 12.32Gb/s                                                      |  |
| Constellation |                                                     |                                                                |  |
| Spectrum      | 10<br>-10<br>-20<br>-30<br>-40<br>55.82 58.32 60.82 | 10<br>0<br>-10<br>-20<br>-30<br>-40<br>55.82<br>56.32<br>60.82 |  |
| TX EVM        | -19.5dB                                             | -28.7dB                                                        |  |
| TX-to-RX EVM  | K-to-RX EVM27.2dB                                   |                                                                |  |

Fig. 30. Measured TX and TRX performances at channel 1 before and after the calibrations in the SC mode.

region of the traces, EVMs are dominated by the output noise floor, while in the right region, the EVMs are limited by IM3. Thanks to the high-accuracy calibration, the minimum EVMs of TX in 64 QAM are 31.3, 29.8, and 26.3 dB for one channel, two-bonded channel, and four-bonded channel, respectively. The peak EVM for the four-channel-bonding condition is degraded in Fig. 29, which is due to the increased bandwidth. By optimizing the transmitter path NF, the peak EVM can be improved.

A similar calibration is performed at channel 1 (carrier frequency: 58.32 GHz). Fig. 30 shows the comparison of the spectrum and constellation in 128 QAM before and after the calibrations. Large LOFT at 58.32 GHz can be observed from the spectrum before calibration, which cannot satisfy the spectrum emission mask requirement. After the calibration, LOFT and image signal are suppressed. A TX EVM improvement of 9.2 dB is achieved. The RX IMRR calibration in this paper is performed by adjusting the RX I/Q VGA and QILO. The corresponding TX-to-RX EVM after the calibration within a 2.16-GHz (one-channel) bandwidth is -26.0 dB in 128 QAM, which satisfies the requirement for a BER of less than  $10^{-3}$ . A data rate of 12.32 Gb/s in 128 QAM is realized by the transceiver.

The IEEE 802.11ay standard demands the coexistence with the existing IEEE 802.11ad standard. As a result, channels defined in IEEE 802.11ad (channel 1-channel 4) are supposed to be supported by the proposed transceiver. Fig. 31 summarizes the measured spectrum, constellation, TX EVM, and TX-to-RX EVM in 64 QAM for each channel. The EVMs are measured in the SC mode. The measured peak TX EVMs in 64 QAM are better than -28.4 dB. Furthermore, the TX output spectra satisfy the required spectrum emission mask. The measured peak TX-to-RX EVMs in 64 QAM are -28.2, -27.0, -25.2, and -27.1 dB for channel 1, channel 2, channel 3, and channel 4, respectively. The maximum communication distance is defined by the required TX-to-RX SNRs for a BER of  $10^{-3}$ , which are -9.8 dB for QPSK, -16.5 dB for 16 QAM, -22.5 dB for 64 QAM, and -25.5 dB for 128 QAM. Data link of 10.56 Gb/s in 64 QAM is

| Channel/<br>Carrier freq. | ch.1<br>58.32GHz                                                   | ch.2<br>60.48GHz                                   | ch.3<br>62.64GHz                                                  | ch.4<br>64.80GHz                                         |  |
|---------------------------|--------------------------------------------------------------------|----------------------------------------------------|-------------------------------------------------------------------|----------------------------------------------------------|--|
| Modulation                | 64QAM                                                              |                                                    |                                                                   |                                                          |  |
| Data rate                 | 10.56Gb/s                                                          | 10.56Gb/s                                          | 10.56Gb/s                                                         | 10.56Gb/s                                                |  |
| Constellation             |                                                                    |                                                    |                                                                   |                                                          |  |
| Spectrum                  | 0<br>-10<br>-30<br>-30<br>-30<br>-50<br>-55.82<br>-56.32<br>-50.42 | 0<br>-10<br>-30<br>-30<br>-50<br>57.56 60.48 62.36 | 0<br>-10<br>-20<br>-30<br>-50<br>-50<br>55.14<br>-52.54<br>-53.14 | 0<br>-10<br>-30<br>-30<br>-50<br>62.20<br>64.80<br>67.30 |  |
| TX EVM                    | -30.3dB                                                            | -30.0dB                                            | -29.3dB                                                           | -28.4dB                                                  |  |
| TX-to-RX<br>EVM           | -28.2dB                                                            | -27.0dB                                            | -25.2dB                                                           | -27.1dB                                                  |  |
| Distance                  | 0.15m                                                              | 0.15m                                              | 0.14m                                                             | 0.14m                                                    |  |

Fig. 31. Measured performance in 64 QAM within the channels defined in IEEE 802.11ad.

| Carrier freq.<br>BW. | 61.56GHz<br>2-ch. bonding                        | 61.56GHz<br>2-ch. bonding                                 | 61.56GHz<br>2-ch. bonding                                | 61.56GHz<br>2-ch. bonding                               |
|----------------------|--------------------------------------------------|-----------------------------------------------------------|----------------------------------------------------------|---------------------------------------------------------|
| Modulation           | QPSK                                             | 16QAM                                                     | 64QAM                                                    | 128QAM                                                  |
| Data rate            | 7.04Gb/s                                         | 14.08Gb/s                                                 | 21.12Gb/s                                                | 24.64Gb/s                                               |
| Constellation        | • •                                              | • • • •<br>• • • •                                        |                                                          |                                                         |
| Spectrum             | 0<br>-10<br>-30<br>-0<br>57.56 99.56 61.56 63.56 | 0<br>-10<br>-20<br>-30<br>-40<br>57.55 59.256 61.56 61.56 | 0<br>-10<br>-20<br>-30<br>-40<br>57.56 59.56 61.56 63.56 | 0<br>-10<br>-30<br>-40<br>57.56 59.56 61.56 63.56 65.56 |
| TX EVM               | -29.7dB                                          | -29.5dB                                                   | -29.8dB                                                  | -27.1dB                                                 |
| TX-to-RX<br>EVM      | -26.6dB                                          | -27.3dB                                                   | -27.5dB                                                  | -26.1dB                                                 |
| Distance             | 1.06m                                            | 0.40m                                                     | 0.10m                                                    | 0.03m                                                   |

Fig. 32. Summarization of two-channel-bonding performance at channel 2.5 defined in IEEE 802.11ay.

| Carrier freq.<br>BW. | 61.56GHz<br>4-ch. bonding                                       | 61.56GHz<br>4-ch. bonding                                | 61.56GHz<br>4-ch. bonding                                | 61.56GHz<br>10.44GHz                                        |
|----------------------|-----------------------------------------------------------------|----------------------------------------------------------|----------------------------------------------------------|-------------------------------------------------------------|
| Modulation           | QPSK                                                            | QPSK 16QAM                                               |                                                          | 64QAM                                                       |
| Data rate            | 14.08Gb/s                                                       | 28.16Gb/s                                                | 42.24Gb/s                                                | 50.10Gb/s                                                   |
| Constellation        | ••                                                              | * • • •                                                  |                                                          | 1. 5. 5. 5                                                  |
| Spectrum             | 0<br>-10<br>-20<br>-30<br>-40<br>-55.56 58.56 61.56 64.56 67.56 | 0<br>-10<br>-20<br>-00<br>-55.56 58.56 61.56 64.56 67.56 | 0<br>-10<br>-20<br>-00<br>-55.56 58.56 61.56 64.56 67.56 | 0<br>-10<br>-20<br>-00<br>-55.56 \$8.56 £1.56 \$4.56 \$7.56 |
| TX EVM               | -26.3dB                                                         | -26.3dB                                                  | -26.3dB                                                  | -24.0dB                                                     |
| TX-to-RX<br>EVM      | -24.5dB                                                         | -24.6dB                                                  | -24.3dB                                                  | -23.2dB                                                     |
| Distance             | 0.54m                                                           | 0.24m                                                    | 0.04m                                                    | 0.04m                                                       |

Fig. 33. Summarization of four-channel-bonding performance at channel 2.5 defined in IEEE 802.11ay.

maintained from channel 1 to channel 4 with further than 0.14-m communication distance. A 2.5-m communication distance is achieved at channel 1 in QPSK.

TABLE II POWER CONSUMPTION OF BLOCKS

|            | Sub           | Power Consumption |
|------------|---------------|-------------------|
|            | Blocks        | [mW]              |
| TX         | PA            | 105.7             |
|            | I/Q RF VGA    | 12.1              |
|            | I/Q Mixer     | 2.0               |
|            | I/Q LO Buffer | 16.6              |
|            | QILO          | 14.6              |
| Cal. Block |               | 3.1               |
| RX         | LNA           | 60.2              |
|            | I/Q RF VGA    | 20.5              |
| -          | I/Q Mixer     | 6.4               |
|            | I/Q BB Amp    | 12.3              |
|            | I/Q LO Buffer | 13.8              |
|            | QILO          | 10.3              |
| PLL        |               | 15.0              |

Figs. 32 and 33 demonstrate the summarized channelbonding performance at channel 2.5. Within a two-channelbonding bandwidth, the TX after the calibration achieves TX EVMs of -29.7, -29.5, -29.8, and -27.1 dB in QPSK, 16 QAM, 64 QAM, and 128 QAM, respectively. The maximum data rate realized with a two-bonded channel is 24.64 Gb/s in 128 QAM. The corresponding TX-to-RX EVM is -26.1 dB. The measured maximum distances with a two-bonded channel are 1.06 m for QPSK, 0.40 m for 16 QAM, 0.10 m for 64 QAM, and 0.03 m for 128 QAM. Regarding a four-channel-bonding condition, the transceiver in this paper supports data links of 14.08 Gb/s in QPSK, 28.16 Gb/s in 16 QAM, and 42.24 Gb/s in 64 QAM. The corresponding TX-to-RX EVMs are -24.5 dB in QPSK, -24.6 dB in 16 QAM, and -24.3 dB in 64 QAM. For both two-channelbonding and four-channel-bonding conditions, the output spectra satisfy the spectrum emission masks from IEEE 802.11ay. The non-flatness of the spectrum is mainly from the five-stage PA and the measurement equipment. The measured maximum data rate is 50.1 Gb/s in 64 QAM with an RF bandwidth of 10.44 GHz. The corresponding TX EVM and TX-to-RX EVM are -24.0 and -23.2 dB, respectively. A communication distance of 0.04 m is achieved in this condition.

Table II shows the power consumption breakdown of the transceiver. The analog and digital supply voltages are 1 V in this paper. The proposed calibration block consumes 3.1 mW during the calibration period. The power consumption of the transceiver in the TX mode is 169 mW including the PLL and the calibration block. The measured RX mode power consumption is 139 mW with PLL.

Table III shows the comparison of this work with the state-of-the-art 60-GHz CMOS transceiver front ends. This paper presents the first 60-GHz transceiver achieving four-channel bonding in 64 QAM with a single-element transceiver. An equivalent data rate of 42.24 Gb/s is realized with a low power consumption. Furthermore, this paper is the first-reported transceiver achieving 128 QAM in the 60-GHz band. Data rate of 24.64 Gb/s in 128 QAM is available with two-channel bonding.

|                   |                                             |                                 | 1                                      | 1                                                                        |                                         |
|-------------------|---------------------------------------------|---------------------------------|----------------------------------------|--------------------------------------------------------------------------|-----------------------------------------|
|                   | Data rate/<br>Modulation                    | TX-to-RX<br>EVM                 | Pout/ant. path                         | Integration                                                              | Power<br>Consumption                    |
| Panasonic<br>[1]  | 2.5Gb/s<br>QPSK                             | -22.0dB<br>(1 ch.)<br>(TX only) | 2.0dBm at<br>TX EVM=-22.0dB            | 90nm, direct conversion,<br>TX, RX, LO, antenna,<br>analog BB, dig. BB.  | TX: 347mW<br>RX: 274mW                  |
| Broadcom<br>[2]   | 4.6Gb/s<br>16QAM                            | -19.5dB<br>(1 ch.)              | -4.0dBm* at<br>TX EVM=-21.0dB          | 40nm, 16-array heterodyne,<br>TX, RX, LO,<br>analog BB, dig. BB.         | TX: 1190mW<br>RX: 960mW<br>16x16 array  |
| Broadcom<br>[3]   | 4.6Gb/s<br>16QAM                            | -20.5dB<br>(1 ch.)              | -2.0dBm at<br>TX-to-RX EVM<br>=-22.0dB | 28nm/40nm, 144-array,<br>heterodyne, TX, RX, LO,<br>analog BB, dig. BB   | TX: 8400mW<br>RX: 6600mW<br>144-element |
| Tokyo Tech<br>[4] | 28.16Gb/s<br>16QAM<br>4-ch. bonding         | -26.3dB<br>(1 ch.)              | 8.5dBm at<br>TX EVM=-21.0dB            | 65nm, direct conversion,<br>TX, RX, LO.                                  | TX: 251mW<br>RX: 220mW                  |
| Intel<br>[5]      | 27.8Gb/s<br>16QAM                           | -18.0dB                         | N.A.                                   | 28nm, digital polar TX,<br>direct conversion RX,<br>TX, RX, LO, w/o PLL. | TX: 210mW<br>RX: 110mW                  |
| Tokyo Tech<br>[6] | 21.12Gb/s<br>+21.12Gb/s<br>2ch. bonding x 2 | -24.0dB (LB)<br>-23.0dB (HB)    | 7.0dBm at<br>TX EVM=-22.0dB            | 65nm, direct conversion,<br>2TX, 2RX, 2LO.                               | TX: 544mW<br>RX: 432mW                  |
| IMEC<br>[17]      | 7Gb/s<br>16QAM                              | -20.4dB<br>(1 ch.)              | 6dBm* at<br>TX EVM=-23dB               | 28nm, 4-element,<br>direct conversion,<br>TX, RX, LO.                    | TX: 670mW<br>RX: 431mW<br>4-element     |
|                   | 12.32Gb/s<br>128QAM<br>1 ch.                | -27.2dB<br>(1 ch.)              |                                        | 65nm, direct conversion,<br>TX, RX, LO.                                  |                                         |
| This Work         | 24.64Gb/s<br>128QAM<br>2-ch. bonding        | -26.1dB<br>(2-ch. bonding)      | 7.3dBm at<br>TX EVM=-22.0dB            |                                                                          | TX: 169mW                               |
|                   | 42.24Gb/s<br>64QAM<br>4-ch. bonding         | -24.3dB<br>(4-ch. bonding)      |                                        |                                                                          | RX: 139mW                               |
|                   | 50.10Gb/s<br>64QAM<br>10.44GHz BW.          | -23.2dB<br>(10.44 BW.)          |                                        |                                                                          |                                         |

 TABLE III

 Performance Comparison of 60-GHz Transceivers

\* estimated from the material.

## V. CONCLUSION

This paper presents a 60-GHz CMOS transceiver designed for the IEEE 802.11ay standard. A calibration block for LOFT and I/Q imbalance featuring high accuracy and low power is implemented with the transceiver. The RF building blocks are optimized for high SNDR and flat gain response. The proposed transceiver supports the channels defined in the existing IEEE 802.11ad standard together with the bonded channels defined in the IEEE 802.11ay standard. This paper reports the first 128 QAM 60-GHz transceiver. In addition, a four-channelbonding data rate of 42.24 Gb/s in 64 QAM is available with a single-element transceiver. A maximum data rate of 50.1 Gb/s in 64 QAM is realized, which is the highest data rate achieved by using the 60-GHz band.

#### ACKNOWLEDGMENT

The authors would like to thank Prof. Ando of the Tokyo Institute of Technology, Tokyo, Japan, Dr. Noda of Sony Corporation, Tokyo, Japan, and Dr. Taniguchi of JRC, Tokyo, Japan, for valuable discussion and technical support.

#### REFERENCES

- N. Saito *et al.*, "A fully integrated 60-GHz CMOS transceiver chipset based on WiGig/IEEE 802.11ad with built-in self calibration for mobile usage," *IEEE J. Solid-State Circuits*, vol. 48, no. 12, pp. 3146–3159, Dec. 2013.
- [2] M. Boers *et al.*, "A 16TX/16RX 60 GHz 802.11ad chipset with single coaxial interface and polarization diversity," in *IEEE Int. Solid-State Circuits Conf. (ISSCC) Dig. Tech. Papers*, Feb. 2014, pp. 344–345.
  [3] T. Sowlati *et al.*, "A 60 GHz 144-element phased-array transceiver
- [3] T. Sowlati *et al.*, "A 60 GHz 144-element phased-array transceiver with 51 dBm maximum EIRP and ±60° beam steering for backhaul application," in *IEEE Int. Solid-State Circuits Conf. (ISSCC) Dig. Tech. Papers*, pp. 66–68, Feb. 2018.
- [4] K. Okada et al., "A 64-QAM 60 GHz CMOS transceiver with 4-channel bonding," in *IEEE Int. Solid-State Circuits Conf. (ISSCC) Dig. Tech. Papers*, Feb. 2014, pp. 346–347.
- [5] S. Daneshgar et al., "A 27.8 Gb/s 11.5pJ/b 60 GHz transceiver in 28 nm CMOS with polarization MIMO," in *IEEE Int. Solid-State Circuits Conf.* (*ISSCC*) Dig. Tech. Papers, Feb. 2018, pp. 166–168.
- [6] R. Wu et al., "A 42 Gb/s 60 GHz CMOS transceiver for IEEE 802.11ay," in IEEE Int. Solid-State Circuits Conf. (ISSCC) Dig. Tech. Papers, Feb. 2016, pp. 248–249.
- [7] T. Mitomo *et al.*, "A 2-Gb/s throughput CMOS transceiver chipset with in-package antenna for 60-GHz short-range wireless communication," *IEEE J. Solid-State Circuits*, vol. 47, no. 12, pp. 3160–3171, Dec. 2012.
- [8] S. Saigusa *et al.*, "A fully integrated single-chip 60 GHz CMOS transceiver with scalable power consumption for proximity wireless communication," in *IEEE Int. Solid-State Circuits Conf. (ISSCC) Dig. Tech. Papers*, Feb. 2014, pp. 348–349.

- [9] J. Lee, Y. Chen, and Y. Huang, "A low-power low-cost fully-integrated 60-GHz transceiver system with OOK modulation and on-board antenna assembly," *IEEE J. Solid-State Circuits*, vol. 45, no. 2, pp. 264–275, Feb. 2010.
- [10] M. Tabesh et al., "A 65 nm CMOS 4-element sub-34 mW/element 60 GHz phased-array transceiver," *IEEE J. Solid-State Circuits*, vol. 46, no. 12, pp. 3018–3032, Dec. 2011.
- [11] L. Kong, D. Seo, and E. Alon, "A 50 mW-TX 65 mW-RX 60 GHz 4-element phased-array transceiver with integrated antennas in 65 nm CMOS," in *IEEE Int. Solid-State Circuits Conf. (ISSCC) Dig. Tech. Papers*, Feb. 2013, pp. 234–235.
- [12] S. Emami et al., "A 60 GHz CMOS phased-array transceiver pair for multi-Gb/s wireless communications," in *IEEE Int. Solid-State Circuits* Conf. (ISSCC) Dig. Tech. Papers, Feb. 2011, pp. 164–166.
- [13] A. Šiligaris *et al.*, "A 65-nm CMOS fully integrated transceiver module for 60-GHz wireless HD applications," *IEEE J. Solid-State Circuits*, vol. 46, no. 12, pp. 3005–3017, Dec. 2011.
- [14] V. Vidojkovic *et al.*, "A low-power radio chipset in 40 nm LP CMOS with beamforming for 60 GHz high-data-rate wireless communication," in *IEEE Int. Solid-State Circuits Conf. (ISSCC) Dig. Tech. Papers*, Feb. 2013, pp. 236–237.
- [15] Y. Wang *et al.*, "A 100 mW 3.0 Gb/s spectrum efficient 60 GHz Biphase OOK CMOS transceiver," in *Proc. Symp. VLSI Circuits*, Jun. 2017, pp. C298–C299.
  [16] V. H.-C. Chen and L. Pileggi, "A 69.5 mW 20GS/s 6b time-interleaved
- [16] V. H.-C. Chen and L. Pileggi, "A 69.5 mW 20GS/s 6b time-interleaved ADC with embedded time-to-digital calibration in 32 nm CMOS SOI," in *IEEE Int. Solid-State Circuits Conf. (ISSCC) Dig. Tech. Papers*, Feb. 2014, pp. 380–381.
- [17] G. Mangraviti et al., "A 4-antenna-path beamforming transceiver for 60 GHz multi-Gb/s communication in 28 nm CMOS," in *IEEE Int. Solid-State Circuits Conf. (ISSCC) Dig. Tech. Papers*, Jan. 2016, pp. 246–247.
- [18] K. Okada *et al.*, "A 60-GHZ 16QAM/8PSK/QPSK/BPSK direct-conversion transceiver for IEEE802.15.3c," *IEEE J. Solid-State Circuits*, vol. 46, no. 12, pp. 2988–3004, Dec. 2011.
  [19] K. Okada *et al.*, "Full four-channel 6.3-Gb/s 60-GHz CMOS transceiver
- [19] K. Okada et al., "Full four-channel 6.3-Gb/s 60-GHz CMOS transceiver with low-power analog and digital baseband circuitry," *IEEE J. Solid-State Circuits*, vol. 48, no. 1, pp. 46–65, Jan. 2013.
- [20] J. Pang et al., "A 128-QAM 60 GHz CMOS transceiver for IEEE802.11ay with calibration of LO feedthrough and I/Q imbalance," in IEEE Int. Solid-State Circuits Conf. (ISSCC) Dig. Tech. Papers, Feb. 2017, pp. 424–425.
- [21] T. Kanar *et al.*, "A 2–15-GHz accurate built-in-self-test system for wideband phased arrays using self-correcting eight-state *I/Q* mixers," *IEEE J. Solid-State Circuits*, vol. 64, no. 12, pp. 4250–4261, Dec. 2016.
- [22] R. Wu *et al.*, "64-QAM 60-GHz CMOS transceivers for IEEE 802.11ad/ay," *IEEE J. Solid-State Circuits*, vol. 52, no. 11, pp. 2871–2891, Nov. 2017.
- [23] T. Siriburanon *et al.*, "A low-power low-noise mm-wave subsampling PLL using dual-step-mixing ILFD and tail-coupling quadrature injection-locked oscillator for IEEE 802.11ad," *IEEE J. Solid-State Circuits*, vol. 51, no. 5, pp. 1246–1260, May 2016.
- [24] G. Hueber, Y. Zou, K. Dufrene, R. Stuhlberger, and M. Valkama, "Smart front-end signal processing for advanced wireless receivers," *IEEE J. Sel. Topics Signal Process.*, vol. 3, no. 3, pp. 472–487, Jun. 2009.
- [25] L. Anttila, M. Valkama, and M. Renfors, "Efficient mitigation of frequency-selective I/Q imbalance in OFDM receivers," in *Proc. IEEE* 68th Veh. Technol. Conf. (VTC-Fall), Sep. 2008, pp. 1–5.
- [26] Y. Zhou *et al.*, "Impact of LPF mismatch on I/Q imbalance in direct conversion receivers," *IEEE Trans. Wireless Commun.*, vol. 10, no. 6, pp. 1702–1708, Jun. 2011.
- [27] A. Rezola et al., "Built-in-self-calibration for I/Q imbalance in wideband millimeter-wave gigabit transmitters," *IEEE Trans. Microw. Theory Techn.*, vol. 65, no. 11, pp. 4758–4769, Nov. 2017.
- [28] M. J. Chiang, H. S. Wu, and C. K. C. Tzuang, "Artificial-synthesized edge-coupled transmission lines for compact CMOS directional coupler designs," *IEEE Trans. Microw. Theory Techn.*, vol. 57, no. 12, pp. 3410–3417, Dec. 2009.
- [29] R. Svitek and S. Raman, "DC offsets in direct-conversion receivers: Characterization and implications," *IEEE Microw. Mag.*, vol. 6, no. 3, pp. 76–86, Sep. 2005.
- [30] K. Dufrene, Z. Boos, and R. Weigel, "Digital adaptive IIP2 calibration scheme for CMOS downconversion mixers," *IEEE J. Solid-State Circuits*, vol. 43, no. 11, pp. 2434–2445, Nov. 2008.
- [31] C. P. Lee *et al.*, "A highly linear direct-conversion transmit mixer transconductance stage with local oscillation feedthrough and I/Q imbalance cancellation scheme," in *IEEE Int. Solid-State Circuits Conf.* (*ISSCC*) Dig. Tech. Papers, Feb. 2006, pp. 1450–1459.

- [32] R. G. Carvajal *et al.*, "The flipped voltage follower: A useful cell for low-voltage low-power circuit design," *IEEE Trans. Circuits Syst. I, Reg. Papers*, vol. 52, no. 7, pp. 1276–1291, Jul. 2005.
  [33] S. G. Lee and J. K. Choi, "Current-reuse bleeding mixer," *Electron.*
- [33] S. G. Lee and J. K. Choi, "Current-reuse bleeding mixer," *Electron. Lett.*, vol. 36, no. 8, pp. 696–697, Apr. 2000.



**Jian Pang** (S'15) received the B.E. and M.E. degrees from Southeast University, Nanjing, China, in 2012 and 2014, respectively.

He is currently a Ph.D. Candidate of electrical and electronic engineering with the Tokyo Institute of Technology, Tokyo, Japan. His main research interests include millimeter-wave CMOS wireless transceivers, 5G mobile system, multiple-in and multiple-out (MIMO), mixed-signal system.

Mr. Pang was a recipient of the China Government Scholarship (CSC) in 2014 and the IEEE SSCS Student Travel Grant Award in 2016.



Shotaro Maki received the B.E. and M.E. degrees in physical electronics from the Tokyo Institute of Technology, Tokyo, Japan, in 2014 and 2016, respectively.

He is currently with Panasonic Corporation, Osaka, Japan.



Seitarou Kawai received the B.E. degree in electrical and electronic engineering, with a focus on modeling for millimeter-wave circuit simulation, and the M.E. degree in physical electronics from the Tokyo Institute of Technology, Tokyo, Japan, in 2013 and 2015, respectively.

He is currently with NTT DOCOMO, Tokyo, Japan. His research interests are 60-GHz transceiver for high-speed and high-data-rate wireless communications, de-embedding, and device characterization.

Noriaki Nagashima received the B.E. and M.E.

degrees in physical electronics from the Tokyo Insti-

tute of Technology, Tokyo, Japan, in 2014 and 2016,

He is currently with the Ministry of Land,

Infrastructure, Transport and Tourism, Tokyo, Japan.



respectively.



Yuuki Seo received the B.E. degree in electrical and electronic engineering and the M.S. degree in physical electronics from the Tokyo Institute of Technology, Tokyo, Japan, in 2013 and 2015, respectively.



Satoshi Kondo (S'10-M'14) received the B.E. degree in electrical engineering from the Gunma National College of Technology, Gunma, Japan, in 2012, and the M.E. degree in physical electronics from the Tokyo Institute of Technology, Tokyo, Japan, in 2014.

In 2014, he joined the Corporate Research and Development Center, Toshiba Corporation, Kawasaki, Japan. His current research interests include mixed-signal circuit design and digitally assisted frequency synthesizers.



Masato Dome received the B E degree in electrical and electronic engineering from Doshisha University, Kyoto, Japan, in 2015, and the M.S. degree in physical electronics from the Tokyo Institute of Technology, Tokyo, Japan, in 2017.

He is currently with Panasonic Mobile Communication Co., Ltd., Kanagawa, Japan.



Yuki Terashima received the B.E. degree in electrical engineering from the Gunma National College of Technology, Gunma, Japan, in 2014, and the M.E. degree in physical electronics from the Tokyo Institute of Technology, Tokyo, Japan, in 2016.



Hisashi Kato received the B.E. degree in electrical and electronic engineering and the M.S. degree in physical electronics from the Tokyo Institute of Technology, Tokyo, Japan, in 2016 and 2018, respectively.



Hanli Liu (S'16) received the B.S. degree from the University of Electronic Science and Technology of China, Chengdu, China, in 2013, and the M.S. and Ph.D. degrees from the Tokyo Institute of Technology, Tokyo, Japan, in 2015 and 2018, respectively. In 2017, he joined the Mixed-Signal IC Group, Toshiba Cooperate Research and Development Center, Kawasaki, Japan, as an Intern, working on digital phase-locked loop (PLL) architectures. His

research interests include ultralow-power wireless transceivers for Bluetooth low energy, low-power, low-jitter digital PLLs, and ultralow-jitter PLLs for 5G cellular and high figure-of-merit oscillators.

Dr. Liu was a recipient of the SSCS Predoctoral Achievement Award from 2017 to 2018. He serves as a reviewer for the IEEE JOURNAL OF SOLID-STATE CIRCUITS and the IEEE TRANSACTIONS ON VLSI SYSTEMS.



Makihiko Katsuragi received the B.E. degree in electrical and electronics engineering and the M.E. degree in physical electronics from the Tokyo Institute of Technology, Tokyo, Japan, in 2014 and 2016, respectively.

He is currently a Researcher with the Institute of Memory Technology Research and Development, Toshiba Memory Corporation, Kawasaki, Japan. His current research includes high-speed I/O interface



Teerachot Siriburanon (S'10-M'16) received the B.E. degree in telecommunications engineering from the Sirindhorn International Institute of Technology (SIIT), Thammasat University, Pathumthani, Thailand, in 2010, the M.E. and Ph.D. degrees in physical electronics from the Tokyo Institute of Technology, Tokyo, Japan, in 2012 and 2016, respectively.

In 2016, he joined University College Dublin (UCD), Dublin, Ireland, as a Post-Doctoral Researcher under the Marie Skłodowska-Curie

Individual Fellowship Program. Since 2019, he has been an Assistant Professor with UCD. His research interests are CMOS wireless transceiver systems and clock/frequency generations for wireless and wireline communications.

Dr. Siriburanon was a recipient of the Japanese Government (MEXT) Scholarship, the Young Researcher Best Presentation Award at Thailand-Japan Microwave in 2013, the ASP-DAC Best Design Award in 2014 and 2015, the IEEE SSCS Student Travel Grant Award in 2014, the IEEE SSCS Predoctoral Achievement Award in 2016, and the Tejima Research Award in 2016.





Kento Kimura received the B.S. degree in electrical and electronics engineering and the M.S. degree in physical electronics from the Tokyo Institute of Technology, Tokyo, Japan, in 2013 and 2015, respectively.

He is currently with Fujitsu Limited, Tokyo, Japan. His research interests include RF/millimeter-wave transceiver system and clock/frequency generation systems for high data-rate wireless communications.



Aravind Tharayil Narayanan (S'12–M'17) received the B.Tech. degree in electronics and communication engineering from Calicut University, Kerala, India, in 2003, the M.S. degree in very large scale integration (VLSI)-CAD from Manipal University, Manipal, India, in 2009, and the Ph.D. degree from the Tokyo Institute of Technology, Tokyo, Japan, in 2016.

He is currently a Researcher with Ericsson AB, Lund, Sweden. His research interests include data converters, frequency generation and recovery, high-purity oscillator design, and mixed-signal design.



**Nurul Fajri** received the B.S. degree in electrical and electronics engineering and the M.S. degree in physical electronics from the Tokyo Institute of Technology, Tokyo, Japan, in 2012 and 2015, respectively.



**Tohru Kaneko** received the B.E. degree in electrical and electronic engineering and the M.E. and Ph.D. degrees in physical electronics from the Tokyo Institute of Technology, Tokyo, Japan, in 2013, 2015, and 2018, respectively.

He is currently with Asahi Kasei Microdevices, Tokyo, Japan. His research interests include mixed-signal large-scale integration (LSI).



**Toru Yoshioka** received the B.E. degree in electrical and electronic engineering and the M.S. degree in physical electronics from the Tokyo Institute of Technology, Tokyo, Japan, in 2015 and 2017, respectively.



systems.

**Bangan Liu (S'15)** received B.E. degree in electronics science and technology from Northwestern Polytechnical University, Xi'an, China, in 2011, and the M.Sc. degree in electronics science and technology from the University of Science and Technology of China, Hefei, China, in 2014. He is currently pursuing the Ph.D. degree in physical electronics with the Tokyo institute of Technology, Tokyo, Japan.

His main research filed includes digital phase-locked loops (PLLs), fully synthesizable analog/RF circuits, and digital-intensive/digitally assisted mixed-signal



Yun Wang (S'16) received the B.S. and M.S. degrees from the University of Electronic Science and Technology of China (UESTC), Chengdu, China, in 2011 and 2014, respectively. He is currently pursuing the Ph.D. degree in physical electronics with the Tokyo Institute of Technology, Tokyo, Japan.

His research interests are CMOS RF/millimeterwave/terahertz transceiver systems and clock/frequency generations for wireless and wireline communications.

Mr. Wang was a recipient of the China Government Scholarship (CSC).



**Rui Wu** (S'07–M'15) received the B.S. and M.S. degrees from the University of Electronic Science and Technology of China, Chengdu, China, in 2006 and 2009, respectively, and the Ph.D. degree from the Tokyo Institute of Technology, Tokyo, Japan, in 2015.

From 2015 to 2018, he was a Post-Doctoral Researcher with the Tokyo Institute of Technology. Since 2018, he has been a Full Professor with the National Key Laboratory of Microwave Imaging Technology, Institute of Electronics, Chinese

Academy of Sciences, Beijing, China. His current research interests include RF/millimeter-wave transceivers for radar and high data-rate wireless communications.



technology.

Ning Li (S'09–M'10) received bachelor's degree in electronics and communication engineering and the M.S. degree in physical electronics from Xi'an Jiaotong University, Xi'an, China, in 1999 and 2002, respectively, and the Ph.D. degree in physical electronics from the Tokyo Institute of Technology, Tokyo, Japan, in 2010.

She is currently an Assistant Professor with Sophia University, Tokyo. Her research interests include CMOS RF circuit design, millimeter-wave device modeling, and on-chip inductor quality improvement

Dr. Li is a member of IEICE.



Korkut Kaan Tokgoz (S'13) received the B.S. degree in microwaves and antenna theory and telecommunications and the M.S. degree in electromagnetics from the Electrical and Electronics Engineering Department, Middle East Technical University, Ankara, Turkey, in 2009 and 2012, respectively, and the M.E. and Ph.D. degrees from the Department of Physical Electronics, Tokyo Institute of Technology, Tokyo, Japan, in 2014 and 2018, respectively.

From 2009 to 2012, he worked as a Teaching and Research Assistant with the Electrical and Electronics Engineering Department, Middle East Technical University, where he was involved in RF MEMS, surface micromachined lumped components, and RF phase shifters. He is currently a Senior Researcher with NEC Corporation, Kanagawa, Japan, where he was involved in 5G systems and fixed point-to-point wireless links. His interests include de-embedding, device characterization, analog/RF/millimeter-wave/ sub-terahertz transceivers for wireless communications, and high-power, high-efficiency PAs for wireless systems.

Dr. Tokgoz was a recipient of several awards and scholarships including IEEE SSCS Predoctoral Achievement Award in 2018, the IEEE MTT-S Graduate Student Fellowship in 2017, the IEICE Student Encouragement Prize in 2017, the Seiichi Tejima Overseas Student Research Award, and the IEEE/ACM ASP-DAC University LSI Design Contest 2017 Best Design Award.



Masaya Miyahara (M'09) received the B.E. degree in mechanical and electrical engineering from the Kisarazu National College of Technology, Kisarazu, Japan, in 2004, and the M.E. and Ph.D. degrees from the Department of Physical Electronics, Tokyo Institute of Technology, Tokyo, Japan, in 2006 and 2009, respectively.

From 2009 to 2017, he was with Department of Electrical and Electronic Engineering, Tokyo Institute of Technology, where he has been an Assistant Professor since 2009. He is currently an Associate

Professor with the Institute of Particle and Nuclear Studies, High Energy Accelerator Research Organaization, Ibaraki, Japan. His research interests are RF CMOS and mixed-signal circuits.



Atsushi Shirane (S'13–M'15) received the B.E. degree in electrical and electronic engineering and the M.E. and Ph.D. degrees in electronics and applied physics from the Tokyo Institute of Technology, Tokyo, Japan, in 2010, 2012, and 2015, respectively.

From 2015 to 2017, he was with Toshiba Corporation, Kawasaki, Japan, where he developed 802.11ax wireless LAN RF transceiver. From 2017 to 2018, he was with Nidec Corporation, Kawasaki, Japan, where he researched on intelligent motor with wire-

less communication. He is currently an Assistant Professor with the Department of Electrical and Electronic Engineering, Tokyo Institute of Technology. His current research interests include RF CMOS transceiver for Internet of Things (IoT), 5G, and satellite communication.

Dr. Shirane is a member of the IEEE Solid-State Circuits Society and The Institute of Electronics, Information and Communication Engineers (IEICE).



Kenichi Okada (S'99–M'03–SM'16) received the B.E., M.E., and Ph.D. degrees in communications and computer engineering from Kyoto University, Kyoto, Japan, in 1998, 2000, and 2003, respectively. From 2000 to 2003, he was a Research Fellow of the Japan Society for the Promotion of Science with Kyoto University. From 2003 to 2007, he was an Assistant Professor with the Precision and Intelligence Laboratory, Tokyo Institute of Technology, Tokyo, Japan. Since 2007, he has been an Associate Professor with the Department of Physical Electron-

ics and then the Department of Electrical and Electronic Engineering, Tokyo Institute of Technology. He has authored or co-authored over 400 journals and conference papers. His current research interests include millimeter-wave CMOS wireless transceivers for 20/28/39/60/77/79/100/300 GHz for WiGig, 5G, satellite and future wireless system, digital phase-locked loops (PLL), synthesizable PLL, atomic clock, and ultralow-power wireless transceivers for Bluetooth low-energy and sub-gigahertz applications.

Dr. Okada is a member of the Institute of Electronics, Information and Communication Engineers (IEICE), the Information Processing Society of Japan (IPSJ), and the Japan Society of Applied Physics (JSAP). He is/was a member of the technical program committees of ISSCC, VLSI Circuits, and ESSCIRC. He is also the Guest Editor and an Associate Editor of the IEEE JOURNAL OF SOLID-STATE CIRCUITS. He received the Ericsson Young Scientist Award in 2004, the A-SSCC Outstanding Design Award in 2006 and 2011, the ASP-DAC Special Feature Award in 2011, the Best Design Award in 2015, the JSPS Prize in 2014, the Suematsu Yasuharu Award in 2015, the MEXT Prizes for Science and Technology in 2017, and more than 40 other international and domestic awards.