# Organic Digital Logic and Analog Circuits Fabricated in a Roll-to-Roll Compatible Vacuum-Evaporation Process

D. Martin Taylor, Eifion R. Patchett, Aled Williams, Nikola Joncew Neto, Ziqian Ding, Hazel E. Assender, John J. Morrison, and Stephen G. Yeates

*Abstract***— We report the fabrication of a range of organic circuits produced by a high-yielding, vacuum-based process compatible with roll-to-roll production. The circuits include inverters, NAND and NOR logic gates, a simple memory element (set–reset latch), and a modified Wilson current mirror circuit. The measured circuit responses are presented together with simulated responses based on a previously reported transistor model of organic transistors produced using our fabrication process. Circuit simulations replicated all the key features of the experimentally observed circuit performance. The logic gates were capable of operating at frequencies in excess of 1 kHz while the current mirror circuit produced currents up to 18**  $\mu$ **A.** 

*Index Terms***— Analog circuits, circuit simulation, digital circuits, logic circuits, organic electronics, thin film transistors (TFTs).**

#### I. INTRODUCTION

VER the last decade or so, there has been increasing interest in developing low-cost processes for printing organic thin film transistors (OTFTs) and circuits onto flexible substrates. Initial efforts were based around ink-jet printing [1], [2] and are still being actively developed [3]–[5] for OTFT fabrication. Recently, significant progress has been made in developing roll-to-roll (R2R) fabrication utilizing other printing technologies including offset, gravure and flexographic printing [6]–[12], and combinations thereof.

While some success has been achieved with a hybrid of Si and printing technologies [13], there are still many problems to overcome in all-solution-printing approaches. The resulting thin film transistors (TFTs) tend to suffer from low yield,

Manuscript received April 7, 2014; revised May 27, 2014; accepted June 3, 2014. Date of publication June 23, 2014; date of current version July 21, 2014. This work was supported by the Engineering and Physical Sciences Research Council through the Innovative Electronic-Manufacturing Research Centre, Loughborough, U.K., under Grant FS/01/01/10. The review of this paper was arranged by Editor I. Kymissis.

D. M. Taylor, E. R. Patchett, and A. Williams are with the School of Electronic Engineering, Bangor University, Bangor LL57 1UT, U.K. (e-mail: d.m.taylor@bangor.ac.uk; chpa14@bangor.ac.uk; aledyfal@btinternet.com).

N. J. Neto is with the Universidade Federal de Minas Gerais, Belo Horizonte 31270-901, Brazil (e-mail: njn1990@gmail.com).

Z. Ding and H. E. Assender are with the Department of Materials, University of Oxford, Oxford OX1 3PH, U.K. (e-mail: dingziqian@gmail.com; hazel.assender@materials.ox.ac.uk).

J. J. Morrison and S. G. Yeates are with the Department of Chemistry, University of Manchester, Manchester M13 9PL, U.K. (e-mail: john.morrison@manchester.ac.uk; stephen.yeates@manchester.ac.uk).

Color versions of one or more of the figures in this paper are available online at http://ieeexplore.ieee.org.

Digital Object Identifier 10.1109/TED.2014.2329329

poor device-to-device reproducibility, and low mobility, often a consequence of ink formulation, layer morphology, and poor interfaces. When coupled with the thick gate insulators needed to minimize pinhole defects and the long channels resulting from poor printing resolution, high operating voltages (50–100 V) are necessary to effect even modest circuit performance.

In [14]–[18], we have demonstrated that OTFT and circuit fabrication based on thermal evaporation of the various layers is a feasible proposition for low-cost R2R device and circuit fabrication. Commercial vacuum equipment is already available for applying metal patterns onto plastic packaging [19]. Using a combination of metal evaporation with oil printing in a lift-off-type process [20], [21] a resolution of 30–50  $\mu$ m is possible at web speeds up to ∼200 m/min. Low-cost, highspeed processes [14], [22] are also available commercially for applying thin, polymer barrier layers to plastic packaging, providing an established route for the formation of pinholefree, electrically robust insulating layers.

Vacuum processing removes many solvent related issues, e.g., solvent drying times and recovery, solvent-induced layer interdiffusion, pinhole defects, and surface roughness, which can lead to poor device performance and low yield, thus negating the suggested cost advantage of solution-based processes.

We have already demonstrated [18] that using vacuum-based methods compatible with R2R manufacture, 90-transistor arrays with high mobility,  $\sim$ 1 cm<sup>2</sup>/Vs, can be produced routinely with high yield  $\geq 90\%$ . Furthermore, the bottom-gate, top-contact devices, based on polymerized, flash-evaporated tripropyleneglycol diacrylate (TPGDA) monomer as the gate insulator and dinaphtho[2,3-b:2',3'-f]thieno[3,2-b]thiophene (DNTT) [23] as the active semiconductor, displayed good operational and environmental stability. In [18], we focused attention on the fabrication and characterization of transistors, inverters, and ring oscillators. Here, we extend this novel, vacuum-based fabrication approach to the manufacture of digital logic circuits [NAND/NOR logic gates and set–reset (S–R) latch] and an analog circuit (current mirror). We also show that a previously derived transistor model [18], when used to simulate the response of the fabricated circuits, replicates well the observed experimental performance.

## II. EXPERIMENT

Arrays of NAND, NOR, S–R latches, and current mirrors were fabricated with high yield on precleaned,

This work is licensed under a Creative Commons Attribution 3.0 License. For more information, see creativecommons.org/licenses/by/3.0/



Fig. 1. Digital logic circuits fabricated, tested, and simulated in this paper. (a) Inverter. (b) NAND gate. (c) NOR gate. (d) S–R latch.

50 mm  $\times$  50 mm square, 125- $\mu$ m-thick polyethylene naphthalate (PEN) (Dupont–Teijin) substrates using our previously described protocols [14]–[18]. Briefly, the gate-level metallization was achieved by thermally evaporating aluminum through appropriate Kapton shadow masks (Laser Micromachining Ltd) onto the PEN substrates. These were then fixed onto the water-cooled drum of a webcoater (Aerre Machines) equipped with a Sigma polymer coating system (Sigma Technologies) and rotated at a linear speed of 25 m/min. TPGDA vapor was directed through Kapton shadow masks onto the metalized substrate where it condensed. The liquid film passed immediately under an Ar plasma source where it cross linked to form a robust insulating layer ∼400–500-nm thick. As the samples were directly attached to the coating drum for experimental convenience, the film was built up over several passes under the deposition/curing source.

To minimize the deleterious effects of polymer polar groups on carrier mobility [24], a polystyrene ( $M_W = 350000$ ) buffer layer [18] was spin coated from 3 wt% solution in toluene at 1000 r/min onto the TPGDA in a nitrogen glove box and heated on a hot plate at 100  $^{\circ}$ C for 10 min, thus forming a two-layer gate dielectric with capacitance  $4.38 \text{ nF/cm}^2$ . The substrates were then transferred into an integrated evaporator (Minispectros, Kurt Lesker) for the vacuum deposition (2.4 nm/min) onto the insulator of highly pure, recrystallized DNTT [18], [23], a high-mobility, air-stable organic semiconductor [25], [26]. Without exposing the substrates to ambient air, the source/drain metallization layer was deposited in the same evaporator by thermal evaporation of gold through a Kapton shadow mask. The aspect ratio *W*/*L* (where *W* and *L* are the channel width and length, respectively) of the unipolar saturated load transistors in the inverter, NAND, and NOR circuits was 625  $\mu$ m/100  $\mu$ m. For the driver (input) transistors and all four transistors in the mirror circuit, *W*/*L* was  $2500 \mu m/50 \mu m$ .

OTFT characteristics, inverter transfer characteristics, and current-mirror functionality were measured using a Keithley



Fig. 2. Inverter transfer characteristics (solid lines) and gain (dotted lines) for two different probe systems (see text for details).  $V_{DD} = -40$  V.

model 4200 semiconductor characterization system in ambient dark conditions. Owing to the poor frequency response of the Keithley system, the time responses of inverters, NAND and NOR logic gates, and the S–R latch were recorded by connecting the output of each circuit to a digital oscilloscope (Agilent DSO-X 2014A) via a buffer amplifier to minimize oscilloscope loading effects. The input signals were provided from a TTi TGA1242 Waveform Generator connected to a high voltage amplifier (Falco Systems Model WMA01). The source follower buffer amplifier design (based on the OPA445 op-amp) was a compromise between high voltage capability, high frequency response (2 MHz), and low bias current (10 pA). This last results in a much lower effective input resistance than presented by the preamplifier input to the Keithley source measure unit (SMU) ( $\sim$ 10<sup>16</sup> Ω). For comparison, therefore, static inverter transfer characteristics were also obtained using the oscilloscope-buffer amplifier combination. Device parameter extraction and circuit simulations were undertaken using Silvaco's universal OTFT (UOTFT) model (Level  $= 37$ ) and Gateway SmartSpice Circuit Simulator.

#### III. RESULTS AND DISCUSSION

The four logic gates fabricated and characterized in this paper are shown in Fig. 1. The inverter function was achieved by grounding the connection between the two input OTFTs of the NAND circuit. The current-mirror circuit is shown in the inset in Fig. 7. In the following sections, both the experimentally measured circuit performances and their simulations are presented. In all cases, the simulations were based on a representative model card for our transistors that was derived using Silvaco's UOTFT software and presented in [18].

## *A. Inverter*

The static transfer characteristic of the inverter section of a NAND gate (Fig. 2), not surprisingly, is seen to depend on the input impedance of the measurement system. Using the Keithley system, the output voltage swing is  $\sim$ 35 V with  $V_{\text{DD}} = -40$  V but shows strong hysteresis. Since the



Fig. 3. (a) Experimental and (b) simulated inverter response. The frequency of the input square wave is 400 Hz and  $V_{\text{DD}} = -40$  V.

measurement took around ∼6 min, this may have resulted from threshold voltage shifts in the OTFTs. However, using the oscilloscope/buffer amplifier approach over an even longer timescale, there was negligible hysteresis but a lower output swing, ∼20 V. The reduced output swing is due to the 10-pA bias current of the buffer amplifier shunting the drive transistor while the significantly higher input resistance of the Keithley preamplifier leads to the hysteresis. Both measurements indicate an inverter gain approaching two. In terms of noise margin, the buffer amplifier will provide conditions closer to those prevailing in circuit operation, i.e., high and low noise margins NM<sub>H</sub> ∼4.7 V and NM<sub>L</sub> ∼4.4 V [27]. This is more than sufficient for ensuring continuous operation of a sevenstage ring oscillator for 8 h, as reported previously [18] and the robust performance of S–R logic gates as described below.

In Fig. 3(a) is shown the response of the same inverter to a 400 Hz, 40 V input square wave  $(V_{DD} = -40 V)$ . Whilst the driver transistor is able to pull down the output to −3.1 V, the load transistor pulls up the output only to −22.5 V. Since the latter operates in saturation at all times the current  $I_D$ (load), it can supply to the load capacitance  $C_L$  is given by

$$
I_D(\text{load}) = \frac{W}{2L} \mu C_i [(V_{\text{DD}} - V_{\text{TL}}) - V_{\text{OUT}}]^2 \tag{1}
$$

where  $C_i$  is the capacitance per unit area of the gate dielectric, *V*<sub>OUT</sub> the inverter output voltage, and *V*<sub>TL</sub> the threshold voltage of the load transistor. If the driver transistor is fully turned OFF when the input voltage  $V_{\text{IN}} = 0$ , then  $I_D$ (load) will also be close to zero. This would correspond to the condition  $V_{\text{DD}} - V_{\text{OUT}} - V_{\text{TL}} = 0$ , which suggests that  $V_{\text{TL}} = -17.5$  V. This is close to that previously reported  $(-18.15 \pm 0.25 \text{ V})$  and obtained using the Silvaco's UOTFT software to extract device parameters from the characteristics of OTFTs produced using the same fabrication procedures [18]. However, in the present case, since  $V_{\text{OUT}}$  is determined by the bias current of the buffer amplifier,  $V_{TL}$  will be lower.

Equation (1) may also be used to determine the rate at which *V*OUT rises to high when the driver OTFT is turned ON since

$$
\frac{dV_{\text{OUT}}}{dt} = \frac{I_D(\text{load})}{C_L} = \frac{\beta}{2C_L} \left[ (V_{\text{DD}} - V_{\text{TL}}) - V_{\text{OUT}} \right]^2 \quad (2)
$$

where  $\beta = (W/L) \mu C_i$ . Separating the variables in (2) and integrating subject to the boundary condition that at  $t = 0$ ,  $V_{\text{OUT}} = 0$  yields the relation

$$
\frac{V_{\text{OUT}}}{(V_{\text{DD}} - V_{\text{TL}})} = \frac{(\beta/2C_L)(V_{\text{DD}} - V_{\text{TL}})t}{1 + (\beta/2C_L)(V_{\text{DD}} - V_{\text{TL}})t}
$$
(3)

from which it is seen that  $V_{\text{OUT}}$  reaches 50% of its final value when  $(\beta/2C_L)(V_{DD} - V_{TL})t = 1$ . Inserting the relevant values of  $W$ ,  $L$ , and  $C_i$  for the load transistor and assuming that  $\mu = 1$  cm<sup>2</sup>/Vs, then  $\beta = 2.74 \times 10^{-8} \Omega^{-1} V^{-1}$ .  $C_L$ comprises the capacitance of the buffer amplifier and connecting cables (48 pF) and the gate capacitance (40 pF) of the driver transistor that is dominated by the parasitic gate–drain overlap capacitance (our transistors were designed to reflect the registration ability of a high-speed R2R process [18]). Noting that  $|V_{\text{DD}} - V_{\text{TL}}| \geq 22.5$  V, then the time taken for  $V_{\text{OUT}}$  to reach 50% of its final value  $t_{50}(R)$  is estimated to be less than  $\sim$ 260  $\mu$ s. This is significantly longer than measured experimentally,  $t_{50}(R) \sim 135 \mu s$ , suggesting that parasitic gate capacitance or  $V_{TL}$  (or both) have been over-estimated.

In Fig. 3(b), we show the simulated inverter performance. As in the calculation above, the simulated circuit model included the capacitive load presented by the gate of the driver transistor plus the buffer amplifier and cable. The simulated response closely resembles the measured inverter output as it switches between low  $(-3.1 \text{ V})$  and high  $(-22.5 \text{ V})$  even reproducing the spikes arising from capacitive breakthrough. From the simulations,  $t_{50}(R)$  is estimated to be ~130  $\mu$ s and close to that measured experimentally. In the later stages of the transition to high, the fabricated circuit performs better than predicted by simulation. This suggests that, as  $V_{\text{OUT}}$ increases toward  $V_{DD}$ , the measured  $I_D$ (load) falls more slowly than simulation predicts. While this may arise from a parasitic source–drain current, which significantly increases the conductance of the smaller load OTFT [18], the sharper cutoff is probably caused by the buffer amplifier.

A similar analysis to that above can be undertaken for the transition from high to low, i.e., when the driver transistor is turned ON. Now, to a first approximation, with  $V_{\text{IN}} = -40$  V we may assume that the driver acts as a constant current source,  $I_D$  (driver), discharging  $C_L$  at a constant rate so that the time to switch to low is given by

$$
t = \frac{C_L \cdot \Delta V_{\text{OUT}}}{I_D(\text{driver})} = \frac{2C_L \cdot \Delta V_{\text{OUT}}}{\beta (V_{\text{IN}} - V_{\text{TD}})^2}
$$
(4)

where  $V_{\text{TD}}$  is the threshold voltage of the driver transistor, assumed equal to  $V_{\text{TL}}$ , and  $\beta = 2.19 \times 10^{-7} \Omega^{-1} \text{V}^{-1}$ reflecting the larger aspect ratio  $W/L$  of this device. For  $\Delta V_{\text{OUT}} = 19.4$  V, the time taken to reach 50% of the output



Fig. 4. (a) Experimental and (b) simulated responses of a NAND logic gate. Input square wave frequencies are 400 Hz  $(V_{\text{in1}})$  and 200 Hz  $(V_{\text{in2}})$ .

swing  $t_{50}(F)$  is 15  $\mu$ s. From the measured and simulated responses, the transition times  $t_{50}(F)$  to fall by  $\Delta V_{\text{OUT}}/2$ are estimated to be ∼25 and ∼40  $\mu$ s, respectively. This is significantly faster than from low to high reflecting the higher transconductance of the driver transistor; that (4) predicts a shorter switching time than these is not surprising. As  $V_{\text{OUT}}$ falls toward zero,  $I_D$ (load) increases and should be subtracted from  $I_D$  (driver) in (4). Nevertheless, it may be concluded that with a propagation delay,  $[t_{50}(R) + t_{50}(F)]$ , of ~160  $\mu$ s at  $V_{\text{DD}} = -40$  V, the inverter is well-capable of operating at frequencies  $>1$  kHz.

#### *B.* NAND *and* NOR *Gates*

The measured response of the NAND gate [Fig. 1(b)] to square wave input signals  $V_{\text{IN1}}$  (400 Hz) and  $V_{\text{IN2}}$  (200 Hz) is shown in Fig. 4(a). As expected, *V*<sub>OUT</sub> follows the truth table for a NAND gate (Table I), i.e., remains high  $(-21.5 V)$  except when both inputs are high  $(-40 V)$ . The simulated response in Fig. 4(b) resembles closely that measured experimentally. The larger capacitive spikes in the simulation result from the sharper edges of the simulated input signals compared with those used experimentally. This also explains why the small feature observed in the measured response between 5 and 6 ms is not reproduced. The shallower edges of the input signals applied experimentally allow both transistors to conduct partially during the transition, thus leading to a tendency for the output to go lower.

The experimental and simulated responses of the NOR gate [Fig. 1(c)] to input square waves of 400 and 200 Hz are given

TABLE I TRUTH TABLES FOR NAND AND NOR LOGIC GATES

|                | <b>NAND GATE</b> |                |                    | <b>NOR GATE</b>    |      |  |
|----------------|------------------|----------------|--------------------|--------------------|------|--|
| $\rm{V_{IN1}}$ | $\rm V_{IN2}$    | $\bf{v_{out}}$ | $\mathbf{V_{IN1}}$ | $\mathbf{V_{IN2}}$ | Vout |  |
|                |                  |                |                    |                    |      |  |
|                |                  |                |                    |                    |      |  |
|                |                  |                |                    |                    |      |  |
|                |                  |                |                    |                    |      |  |

TABLE II TRUTH TABLE FOR THE S–R LATCH



Fig. 5. (a) Experimental and (b) simulated output of a NOR logic gate. Input square wave frequencies are 400 Hz  $(V_{\text{in1}})$  and 200 Hz  $(V_{\text{in2}})$ .

in Fig. 5(a) and (b), respectively. The simulation again predicts with some accuracy the features observed in the measured response, with both following the NOR truth table (Table I).

The successful demonstration of NAND and NOR gates fabricated using a R2R compatible vacuum-evaporation process opens a route to the fabrication of more complex logic circuits. In the following section, we show that the technology can be extended to the fabrication of a simple static memory element, the so-called S–R latch.



Fig. 6. (a) Experimental and (b) simulated response of an S–R latch.

## *C.* NAND*-Based S–R Latch*

S–R latches may be implemented using either NAND or NOR logic gates. Here, we present results obtained from a S–R latch based on cross-coupled NAND gates [Fig. 1(d)]. The truth table for the latch (Table II) shows that the outputs, i.e., the next states of  $Q$  and  $Q$ , depend not just on the inputs  $S$  and  $R$ but also on the current state of the output. For example, if either input is 0 (low) and the other 1 (high), the outputs will be defined by the inputs. However, if both inputs are 1, the outputs will remain in their current state 0, 1 or 1, 0. When used in logic operations, two low inputs, i.e., 0, 0 are avoided for two reasons: 1) the memory state is lost—both outputs go high so one output is no longer the complement of the other and 2) the circuit may go unstable.

The various states may be observed in Fig. 6 for both the experimental and simulated S–R latch circuits. Starting at 10 ms in the experimental plots [Fig. 6(a)],  $S = 1$  and  $R = 0$  and results in  $Q = 0$ ,  $\overline{Q} = 1$ . Reversing the inputs to 0, 1 changes the outputs to 1, 0. At ∼20 ms, both inputs go high (1,1) but the outputs remain unchanged. When both inputs go low (0,0), both outputs go high, i.e., the invalid state. Simulations were undertaken [Fig. 6(b)] for this same input sequence, albeit time-shifted by 10 ms, and using the same OTFT model card as above for the inverter, NAND, and NOR gates. As can be seen, the simulation is in reasonable agreement with the measured response of the circuit.

### *D. Current Mirror*

A current mirror is a basic integrated circuit element serving to provide controlled bias currents or acting as a dynamic load for other circuits. The inset in Fig. 7 shows a modified Wilson mirror circuit that was fabricated and tested as part of the present program. Here, the reference current source *I*REF will force the same current through transistor  $T_1$  establishing a gate–source voltage  $V_{GS}$  also common to  $T_2$ , which then



Fig. 7. Comparison of experimental and simulated performance of the current mirror circuit shown in the inset. The transistors were nominally identical with  $W = 2500 \mu m$  and  $L = 50 \mu m$ .

produces a current  $I_M$  in the right branch. If  $T_1$  and  $T_2$ are exactly identical, then  $I_M = I_{REF}$ . The actual circuit performance is shown in Fig. 7 together with the simulation.

Although all four TFTs were nominally identical, the departure from the ideal response as represented by the simulation, suggests that minor differences exist in the characteristics of transistors  $T_1$  and  $T_2$ . It is readily shown [28] that, the difference in current  $(I_{REF}-I_M) = (I_{T1}-I_{T2}) = \Delta I_D$  is given by

$$
\frac{\Delta I_D}{I_{REF}} = \frac{2\Delta V_T}{(V_{GS} - V_{T1})} - \frac{\Delta \beta}{\beta_1}
$$
(5)

where  $V_{T1}$  and  $\beta_1$  refer to  $T_1$ ,  $\Delta V_T = (V_{T1} - V_{T2})$  and  $\Delta \beta =$  $(\beta_1 - \beta_2)$ .

The analysis shows that threshold voltage difference is more important at low  $V_{GS}$  with its effect diminishing at higher values. In crystalline silicon devices, carrier mobility is constant under normal operating conditions so that  $\Delta\beta/\beta_1$ reduces to the fractional error in the aspect ratio, i.e., to  $\Delta(W/L)/(W/L)_1$ . However, at the current state of development of organic transistors, there will also be incremental differences in mobility between devices, with the further complication that the mobility is gate-voltage dependent, leading to a more complex dependence on  $V_{GS}$  than initially expected from (5).

Nevertheless, a controlled constant current source delivering up to 18  $\mu$ A is more than sufficient for most analog circuit applications.

## IV. CONCLUSION

We have shown for the first time that logic devices ranging from simple inverters to the more complex S–R latch can be fabricated using a novel, vacuum-based, R2R compatible OTFT process. Propagation delay in the inverter is  $\langle 200 \mu s$ enabling the operation of logic circuits at frequencies above 1 kHz. This frequency would be significantly enhanced by reducing gate–drain overlap capacitances in optimized devices. The fabrication process has also been used to produce a simple analog circuit, namely the modified Wilson current mirror circuit. Although not showing ideal behavior, the circuit delivers a controlled output current up to 18  $\mu$ A that changes linearly over most of the input current range albeit shifted by  $\sim$ 2  $\mu$ A to higher values. The reproducibly high yield of stable transistors produced by our process will readily allow expansion to more complex digital and analog circuits.

#### ACKNOWLEDGMENT

The authors would like to thank Dr. A. Nejim, Silvaco Ltd, for access to the UTOFT and Gateway SmartSpice simulation software and Dr. B. Grieve and Dr. M. Y. Shi, Manchester University, who suggested the possibility of fabricating a current mirror.

#### **REFERENCES**

- [1] H. Sirringhaus *et al.*, "High-resolution inkjet printing of all-polymer transistor circuits," *Science*, vol. 290, no. 5499, pp. 2123–2126, 2000.
- [2] T. Kawase, H. Sirringhaus, R. H. Friend, and T. Shimoda, "Inkjet printed via-hole interconnections and resistors for all-polymer transistor circuits," *Adv. Mater.*, vol. 13, no. 21, pp. 1601–1605, 2001.
- [3] A. de la F. Vornbrock, D. Sung, H. Kang, R. Kitsombooloha, and V. Subramanian, "Fully gravure and ink-jet printed high speed pBTTT organic thin film transistors," *Org. Electron.*, vol. 11, no. 12, pp. 2037–2044, Dec. 2010.
- [4] D. Tobjörk, N. J. Kaihovirta, T. Mälelä, F. S. Pettersson, and R. Österbacka, "All-printed low-voltage organic transistors," *Org. Electron.*, vol. 9, no. 6, pp. 931–935, 2008.
- [5] S. Chung, S. O. Kim, S.-K. Kwon, C. Lee, and Y. Hong, "All-inkjetprinted thin film transistor inverter," *IEEE Electron Device Lett.*, vol. 32, no. 8, pp. 1134–1136, Aug. 2011.
- [6] A. C. Huebler *et al.*, "Ring oscillator fabricated completely by means of mass-printing technologies," *Org. Electron.*, vol. 8, no. 5, pp. 480–486, 2007.
- [7] M. Hambsch *et al.*, "Uniformity of gravure printed organic field-effect transistors," *Mater. Sci. Eng.*, vol. 170, pp. 93–98, Jun. 2010.
- [8] M. M. Voigt *et al.*, "Polymer field-effect transistor fabrication by the sequential gravure printing of polythiophene, two insulator layers and a metal ink gate," *Adv. Funct. Mater.*, vol. 20, no. 2, pp. 239–246, 2010.
- [9] J.-M. Verilac *et al.*, "Step toward robust and reliable amorphous polymer field-effect transistors and logic functions made by the use of roll to roll compatible printing processes," *Org. Electron.*, vol. 11, no. 3, pp. 456–462, 2010.
- [10] J. Noh et al., "Fully gravure-printed D flip-flop on plastic foils using single-walled carbon-nanotube-based TFTs," *IEEE Electron Device Lett.*, vol. 32, no. 5, pp. 638–640, May 2011.
- [11] J. Noh, S. Kim, K. Jung, J. Kim, S. Cho, and G. Cho, "Fully gravure printed half adder on plastic foils," *IEEE Electron Device Lett.*, vol. 32, no. 11, pp. 1555–1557, Nov. 2011.
- [12] J. Noh, K. Jung, J. Kim, S. Cho, and G. Cho, "Fully gravure-printed" flexible full adder using swnt-based TFTs," *IEEE Electron Device Lett.*, vol. 33, no. 11, pp. 1574–1576, Nov. 2012.
- [13] B. K. C. Kjellander *et al.*, "Optimized circuit design for flexible 8-bit RFID transponders with active layer of ink-jet printed small molecule semiconductors," *Org. Electron.*, vol. 14, no. 3, pp. 768–774, Mar. 2013.
- [14] G. Abbas, H. Assender, M. Ibrahim, and D. M. Taylor, "Organic thinfilm transistors with electron-beam cured and flash vacuum deposited polymeric gate dielectric," *J. Vac. Sci. Technol.*, vol. 29, no. 5, pp. 052401-1–052401-4, Sep. 2011.
- [15] G. Abbas, Z. Ding, K. Mallik, H. Assender, and D. M. Taylor, "Hysteresis-free vacuum-processed acrylate-pentacene thin-film transistors," *IEEE Electron Device Lett.*, vol. 34, no. 2, pp. 268–270, Feb. 2013.
- [16] D. M. Taylor *et al.*, "Simulating the electrical characteristics of organic TFTs prepared by vacuum processing," *J. Display Technol.*, vol. 9, no. 11, pp. 877–882, Nov. 2013.
- [17] Z. Ding *et al.*, "Improving the performance of organic thin film transistors formed on vacuum flash-evaporated acrylate insulator," *Appl. Phys. Lett.*, vol. 103, 2013, art. no. 233301.
- [18] E. R. Patchett *et al.*, "A high-yield vacuum-evaporation-based R2Rcompatible fabrication route for organic electronic circuits," *Org. Electron.*, vol. 15, no. 7, pp. 1493–1502, 2014.
- [19] R. Treutlein, M. Bergsmann, and C. J. Stonley, "Reel-to-reel vacuum metallization," in *Organic Electronics-Materials, Manufcturing and Applications*, H. Klauk, Ed. New York, NY, USA: Wiley, 2006, ch. 8.
- [20] N. Copeland, A. Jack, and L. Harland, "In-Register In-Vacuum Pattern Printing: from Wish to Reality," in *Proc. 52nd Soc. Vacuum Coaters Conf., SVC*, May 2009, pp. 30–34.
- [21] C. A. Bishop, *Vacuum Deposition Onto Webs, Films and Foils*. New York, NY, USA: William Andrew Publishing, 2006.
- [22] J. Affinito, "A new method for vacuum deposition of polymer films," *Thin Sol. Films*, vols. 420–421, pp. 1–7, Dec. 2002.
- [23] T. Yamamoto and K. Takimiya, "Facile synthesis of highly piextended heteroarenes, dinaphtho[2,3-b:2',3'-f]chalcogenopheno[3,2-b] chalcogenophenes, and their application to field-effect transistors," *J. Amer. Chem. Soc.*, vol. 129, no. 8, pp. 2244-2225, 2007.
- [24] J. Veres, S. Ogier, G. Lloyd, and D. de Leeuw, "Gate insulators in organic field-effect transistors," *Chem. Mater.*, vol. 16, no. 23, pp. 4543–4555, 2004.
- [25] U. Zschieschang et al., "Flexible low-voltage organic transistors and circuits based on high-mobility organic-semiconcutor with good air stability," *Adv. Mater.*, vol. 29, no. 9, pp. 982–985, 2010.
- [26] U. Zschieschang *et al.*, "Dinaphtho[2,3-b:2',3'-f]thieno[3,2-b]thiophene (DNTT) thin-film transistors with improved performance and stability," *Org. Electron.*, vol. 12, no. 8, pp. 1370–1375, 2011.
- [27] C. G. Fonstad, *Microelectronic Devices and Circuits*. New York, NY, USA: McGraw Hill, 1994, pp. 504–509.
- [28] P. R. Gray and R. G. Meyer, *Analysis and Design of Analog Integrated Circuits*. New York, NY, USA: Wiley, 1993, pp. 320–321.

**D. Martin Taylor** received the B.Sc. and Ph.D. degrees in electronic engineering from the University of Wales , Bangor, U.K.

He was with Bangor University, Bangor, as the Head of the Department from 1996 to 2002 and the Dean of Science and Engineering from 2002 to 2004, where he is currently an Emeritus Professor leading the Polymer Electronics Research Group. He has authored more than 160 papers.

**Eifion R. Patchett** received the B.Sc. and M.Sc. degrees in chemistry from the University of Wales, Bangor, U.K., in 2009 and 2010, respectively. He recently defended his Ph.D. thesis on vacuum-processed organic electronics.

**Aled Williams** received the B.Sc. degree in electronic engineering from the University of Wales, Bangor, U.K.

He has 40 years of experience as a Design Engineer with the electronics industry, including ATE for aviation systems, geotechnical instrumentation, and medical robotics. Since 2010, he has been an Independent Circuit Designer with several industrial and academic clients.

**Nikola Joncew Neto** is currently pursuing the degree in electrical engineering with Universidade Federal de Minas Gerais, Belo Horizonte, Brazil.

He was with the School of Electronic Engineering at Bangor University, Bangor, U.K., for one year, funded by Brazil's Science without Borders program.

**Ziqian Ding** received the B.Sc. degree from the Beijing University of Chemical Technology, Beijing, China, in 2009, and the M.Sc. degree from Loughborough University, Leicestershire, U.K., in 2010. He will soon be defending his Ph.D. thesis on vacuum-processed organic electronics.

**Hazel E. Assender** received the M.A. and Ph.D. degrees in materials science and metallurgy from the University of Cambridge, Cambridge, U.K., in 1990 and 1994, respectively.

She is a member of the Institute of Physics and a fellow of Linacre College at Oxford University, Oxford, U.K. She leads a research group covering aspects of polymer physics and polymer thin films, including thinfilm deposition processes onto flexible substrates.

**John J. Morrison** received the B.Sc., M.Phil., and Ph.D. degrees in chemistry from the University of St Andrews, Fife, U.K., from 1990 to 1998.

He has since conducted research with the Melville Laboratory, Cambridge, U.K., the University of Pennsylvania, Philadelphia, PA, USA, and the University of St Andrews, before his current research position with the Organic Materials Innovation Centre, University of Manchester, Manchester, U.K.

**Stephen G. Yeates** received the B.Sc. and Ph.D. degrees in chemistry from the University of Manchester, Manchester, U.K., in 1981 and 1984, respectively.

He is a fellow of the Royal Society of Chemistry with over 20 years industrial experience. He is an Associate Dean of Research with the Faculty of Engineering and Physical Sciences, University of Manchester. He has authored more than 100 papers, and holds 35 patents.