Abstract:
A checking sequence is a single input sequence which is able to reveal all the faults in a given fault domain. There are many methods for generating checking sequences fo...Show MoreMetadata
Abstract:
A checking sequence is a single input sequence which is able to reveal all the faults in a given fault domain. There are many methods for generating checking sequences for deterministic finite state machines (FSM), however, we are not aware of any generalization to no deterministic machines. No deterministic specifications are needed for software testing, as they describe the behavior of a wider class of reactive systems than deterministic FSMs when depending on the environment conditions, a no deterministic system is allowed to take different runs under the same input sequence. In this paper, we propose a method for constructing checking sequences when both the specification and implementations under test are modeled by no deterministic FSMs.
Published in: 2012 IEEE Fifth International Conference on Software Testing, Verification and Validation
Date of Conference: 17-21 April 2012
Date Added to IEEE Xplore: 17 May 2012
ISBN Information:
Print ISSN: 2159-4848