A 9.95–11.5Gb/s full rate CDR with jitter attenuation PLL in 65-nm CMOS technology | IEEE Conference Publication | IEEE Xplore