Propagation delay deviations due to process induced line parasitic variations in global VLSI interconnects | IEEE Conference Publication | IEEE Xplore