A low-power 2D bypassing multiplier using 0.35 μm CMOS technology | IEEE Conference Publication | IEEE Xplore